Invention Grant
- Patent Title: Last branch record indicators for transactional memory
- Patent Title (中): 事务记忆的最后一个分支记录指标
-
Application No.: US13786724Application Date: 2013-03-06
-
Publication No.: US08782382B2Publication Date: 2014-07-15
- Inventor: Ravi Rajwar , Peter Lachner , Laura A. Knauth , Konrad K. Lai
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F9/38
- IPC: G06F9/38

Abstract:
In one embodiment, a processor includes an execution unit and at least one last branch record (LBR) register to store address information of a branch taken during program execution. This register may further store a transaction indicator to indicate whether the branch was taken during a transactional memory (TM) transaction. This register may further store an abort indicator to indicate whether the branch was caused by a transaction abort. Other embodiments are described and claimed.
Public/Granted literature
- US20130179668A1 LAST BRANCH RECORD INDICATORS FOR TRANSACTIONAL MEMORY Public/Granted day:2013-07-11
Information query