-
公开(公告)号:US11600696B2
公开(公告)日:2023-03-07
申请号:US16457347
申请日:2019-06-28
Applicant: Intel Corporation
Inventor: Rishabh Mehandru , Stephen Cea , Anupama Bowonder , Juhyung Nam , Willy Rachmady
IPC: H01L29/06 , H01L29/78 , H01L29/423 , H01L29/66
Abstract: Embodiments disclosed herein include transistor devices and methods of forming such transistor devices. In an embodiment a transistor comprises a substrate, and a fin that extends up from the substrate. In an embodiment, the fin comprises a source region, a drain region, and a channel region between the source region and the drain region. In an embodiment, the transistor further comprises and a cavity in the fin, where the cavity is below the channel region. In an embodiment, the transistor further comprises a gate stack over the fin.
-
公开(公告)号:US11367722B2
公开(公告)日:2022-06-21
申请号:US16138356
申请日:2018-09-21
Applicant: INTEL CORPORATION
Inventor: Aaron Lilak , Stephen Cea , Gilbert Dewey , Willy Rachmady , Roza Kotlyar , Rishabh Mehandru , Sean Ma , Ehren Mannebach , Anh Phan , Cheng-Ying Huang
IPC: H01L27/092 , H01L29/06 , H01L29/78 , H01L29/66 , H01L29/423 , H01L29/10 , H01L29/08 , H01L21/8238 , H01L29/16
Abstract: A nanowire transistor structure has a first device region with a first body of semiconductor material having a first cross-sectional shape. A second device region has a second body with a second cross-sectional shape different from the first cross-sectional shape. The first device section is vertically above or below the second device section with the bodies extending horizontally between a source and drain. A first gate structure is wrapped around the first body and a second gate structure is wrapped around the second body. Differences in the geometries of the nanowires can be used to optimize performance in the first device section independently of the second device section.
-
公开(公告)号:US11276780B2
公开(公告)日:2022-03-15
申请号:US16024724
申请日:2018-06-29
Applicant: Intel Corporation
Inventor: Rishabh Mehandru , Tahir Ghani , Stephen Cea
Abstract: A semiconductor device includes a semiconductor body that includes a surface and a first region and a second region formed in the semiconductor body, where a channel region is located between the first region and the second region, and where the second region includes a sub-region that includes a blanket dopant; a first conductive contact on the surface of the semiconductor body above the first region; a semiconductor-on-insulator (SOI) at a bottom of the first region; and a pocket channel dopant (PCD) formed in the channel, where a first portion of the PCD is adjacent to a first portion of the SOI; and a second conductive contact on a bottom portion of the sub-region, where a first portion of the second conductive contact is adjacent to a second portion of the SOI, and a second portion of the second conductive contact is adjacent to a second portion of the PCD.
-
公开(公告)号:US20200098756A1
公开(公告)日:2020-03-26
申请号:US16138356
申请日:2018-09-21
Applicant: INTEL CORPORATION
Inventor: Aaron Lilak , Stephen Cea , Gilbert Dewey , Willy Rachmady , Roza Kotlyar , Rishabh Mehandru , Sean Ma , Ehren Mannebach , Anh Phan , Cheng-Ying Huang
IPC: H01L27/092 , H01L29/06 , H01L29/78 , H01L29/66 , H01L29/16 , H01L29/423 , H01L29/10 , H01L29/08 , H01L21/8238
Abstract: A nanowire transistor structure has a first device region with a first body of semiconductor material having a first cross-sectional shape. A second device region has a second body with a second cross-sectional shape different from the first cross-sectional shape. The first device section is vertically above or below the second device section with the bodies extending horizontally between a source and drain. A first gate structure is wrapped around the first body and a second gate structure is wrapped around the second body. Differences in the geometries of the nanowires can be used to optimize performance in the first device section independently of the second device section.
-
25.
公开(公告)号:US20170263853A1
公开(公告)日:2017-09-14
申请号:US15329987
申请日:2014-09-03
Applicant: INTEL CORPORATION
Inventor: Sasikanth Manipatruni , Anurag Chaudhry , Dmitri Nikonov , David Michalak , Stephen Cea , Ian Young
CPC classification number: H01L43/02 , G11C11/161 , G11C11/1675 , H01F10/16 , H01F10/3222 , H01F41/302 , H01L27/228 , H01L43/08 , H01L43/10
Abstract: The present disclosure relates to the fabrication of spin transfer torque memory devices and spin logic devices, wherein a strain engineered interface is formed within at least one magnet within these devices. In one embodiment, the spin transfer torque memory devices may include a free magnetic layer stack comprising a crystalline magnetic layer abutting a crystalline stressor layer. In another embodiment, the spin logic devices may include an input magnet, an output magnet; wherein at least one of the input magnet and the output magnet comprises a crystalline magnetic layer abutting crystalline stressor layer and/or the crystalline magnetic layer abutting a crystalline spin-coherent channel extending between the input magnet and the output magnet.
-
-
-
-