-
31.
公开(公告)号:US20230317614A1
公开(公告)日:2023-10-05
申请号:US17707351
申请日:2022-03-29
Applicant: Intel Corporation
Inventor: Yi YANG , Rahul N. MANEPALLI , Suddhasattwa NAD , Marcel WALL , Benjamin DUONG
IPC: H01L23/532 , H05K1/03 , H05K1/11 , H01L21/48
CPC classification number: H01L23/5329 , H05K1/036 , H05K1/111 , H01L23/53228 , H01L21/4857 , H01L21/486 , H05K2201/0145 , H05K2201/0195
Abstract: Embodiments disclosed herein include an electronic package. In an embodiment, the electronic package comprises a package substrate with a plurality of first layers, where the first layers comprise an organic material. In an embodiment, a trace is embedded in the package substrate, and a second layer is over the trace, where the second layer comprises silicon and nitrogen. In an embodiment, the second layer is chemically bonded to the one of the first layers
-
公开(公告)号:US20200258975A1
公开(公告)日:2020-08-13
申请号:US16271639
申请日:2019-02-08
Applicant: Intel Corporation
Inventor: Rengarajan SHANMUGAM , Suddhasattwa NAD , Darko GRUJICIC , Srinivas PIETAMBARAM
IPC: H01L49/02 , H01L23/498 , H01L23/66 , H01F27/28 , H01F27/24 , H01L25/16 , H01L23/552 , H01L21/48 , H01F41/04
Abstract: Embodiments disclosed herein include electronic packages with embedded magnetic materials and methods of forming such packages. In an embodiment, the electronic package comprises a package substrate, where the package substrate comprises a plurality of dielectric layers. In an embodiment a plurality of passive components is located in a first dielectric layer of the plurality of dielectric layers. In an embodiment, first passive components of the plurality of passive components each comprise a first magnetic material, and second passive components of the plurality of passive components each comprise a second magnetic material. In an embodiment, a composition of the first magnetic material is different than a composition of the second magnetic material.
-
公开(公告)号:US20200245472A1
公开(公告)日:2020-07-30
申请号:US16637545
申请日:2017-09-22
Applicant: Intel Corporation
Inventor: Darko GRUJICIC , Rengarajan SHANMUGAM , Sandeep GAAN , Adrian BAYRAKTAROGLU , Roy DITTLER , Ke LIU , Suddhasattwa NAD , Marcel A. WALL , Rahul N. MANEPALLI , Ravindra V. TANIKELLA
Abstract: Embodiments of the present disclosure describe techniques for providing an apparatus with a substrate provided with plasma treatment. In some instances, the apparatus may include a substrate with a surface that comprises a metal layer to provide signal routing in the apparatus. The metal layer may be provided in response to a plasma treatment of the surface with a functional group containing a gas (e.g., nitrogen-based gas), to provide absorption of a transition metal catalyst into the surface, and subsequent electroless plating of the surface with a metal. The transition metal catalyst is to enhance electroless plating of the surface with the metal. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20180315690A1
公开(公告)日:2018-11-01
申请号:US15773030
申请日:2015-12-21
Applicant: Intel Corporation
Inventor: Adel A. ELSHERBINI , Mathew J. MANUSHAROW , Krishna BHARATH , William J. LAMBERT , Robert L. SANKMAN , Aleksandar ALEKSOV , Brandon M. RAWLINGS , Feras EID , Javier SOTO GONZALEZ , Meizi JIAO , Suddhasattwa NAD , Telesphor KAMGAING
CPC classification number: H01F27/40 , H01F17/0006 , H01L28/00
Abstract: Embodiments of the invention include an electrical package and methods of forming the package. In one embodiment, a transformer may be formed in the electrical package. The transformer may include a first conductive loop that is formed over a first dielectric layer. A thin dielectric spacer material may be used to separate the first conductive loop from a second conductive loop that is formed in the package. Additional embodiments of the invention include forming a capacitor formed in the electrical package. For example, the capacitor may include a first capacitor plate that is formed over a first dielectric layer. A thin dielectric spacer material may be used to separate the first capacitor plate form a second capacitor plate that is formed in the package. The thin dielectric spacer material in the transformer and capacitor allow for increased coupling factors and capacitance density in electrical components.
-
35.
公开(公告)号:US20240332195A1
公开(公告)日:2024-10-03
申请号:US18129879
申请日:2023-04-02
Applicant: Intel Corporation
Inventor: Naiya SOETAN-DODD , Srinivas V. PIETAMBARAM , Suddhasattwa NAD , Brandon C. MARIN , Sheng C. LI , Liwei CHENG
IPC: H01L23/538
CPC classification number: H01L23/5384 , H01L23/5381 , H01L23/5383 , H01L24/16 , H01L2224/16235
Abstract: Embodiments disclosed herein include an electronic package. In an embodiment, the electronic package comprises a core, where the core comprises glass. In an embodiment, a cavity is in the core, and a bridge is in the cavity. In an embodiment, the bridge comprises through substrate vias (TSVs). In an embodiment, pads are at a bottom of the cavity, where the TSVs are electrically coupled to the pads.
-
公开(公告)号:US20240213131A1
公开(公告)日:2024-06-27
申请号:US18089499
申请日:2022-12-27
Applicant: Intel Corporation
Inventor: Yi YANG , Andrew WENTZEL , Marcel WALL , Suddhasattwa NAD
IPC: H01L23/498 , C25D3/38 , C25D7/12 , C25D17/00 , H01L23/15
CPC classification number: H01L23/49827 , C25D3/38 , C25D7/12 , C25D17/001 , H01L23/15 , H01L24/16 , H01L2224/16225
Abstract: In an embodiment, a package substrate is described. In an embodiment, the package substrate comprises a layer, where the layer is a dielectric material. In an embodiment, a via opening is provided through a thickness of the layer. In an embodiment, a conductive via is in the via opening, where the conductive via has a substantially uniform composition throughout a thickness of the conductive via. In an embodiment the conductive via directly contacts the layer.
-
公开(公告)号:US20240071935A1
公开(公告)日:2024-02-29
申请号:US17895965
申请日:2022-08-25
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Ravindranath V. MAHAJAN , Srinivas V. PIETAMBARAM , Gang DUAN , Suddhasattwa NAD , Jeremy D. ECTON
CPC classification number: H01L23/5381 , H01L21/4846 , H01L21/565 , H01L23/15 , H01L23/3121 , H01L23/481 , H01L23/5386 , H01L24/08 , H01L24/80 , H01L2224/08225 , H01L2224/80894 , H01L2224/80895
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a first substrate, where the first substrate comprises glass, and a second substrate over the first substrate, where the second substrate comprises glass. In an embodiment, electrically conductive routing is provided in the second substrate. In an embodiment, a first die is over the second substrate, and a second die is over the second substrate. In an embodiment, the electrically conductive routing electrically couples the first die to the second die.
-
公开(公告)号:US20240071848A1
公开(公告)日:2024-02-29
申请号:US17895916
申请日:2022-08-25
Applicant: Intel Corporation
Inventor: Bohan SHAN , Haobo CHEN , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Bai NIE , Gang DUAN , Kyle ARRINGTON , Ziyin LIN , Hongxia FENG , Yiqun BAI , Xiaoying GUO , Dingying David XU , Jeremy D. ECTON , Kristof DARMAWIKARTA , Suddhasattwa NAD
IPC: H01L23/15 , H01L21/48 , H01L23/498
CPC classification number: H01L23/15 , H01L21/486 , H01L23/49816 , H01L23/49827
Abstract: Embodiments disclosed herein include package substrates. In an embodiment, the package substrate comprises a core, where the core comprises glass. In an embodiment, a first layer is under the core, a second layer is over the core, and a via is through the core, the first layer, and the second layer. In an embodiment a width of the via through the core is equal to a width of the via through the first layer and the second layer. In an embodiment, the package substrate further comprises a first pad under the via, and a second pad over the via.
-
公开(公告)号:US20240063203A1
公开(公告)日:2024-02-22
申请号:US17889962
申请日:2022-08-17
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Ravindranath V. MAHAJAN , Srinivas V. PIETAMBARAM , Gang DUAN , Suddhasattwa NAD , Jeremy D. ECTON , Navneet SINGH , Sushil PADMANABHAN , Samarth ALVA
CPC classification number: H01L25/18 , H01L23/15 , H01L23/5383 , H01L23/481 , H01L23/5384 , H01L21/486 , H01L21/4857 , H01L25/50 , H01L21/56
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a substrate, where the substrate comprises glass, and buildup layers over the first substrate. In an embodiment, a first die is over the buildup layers, a second die is over the buildup layers and adjacent to the first die, and where conductive routing in the buildup layers electrically couples the first die to the second die.
-
公开(公告)号:US20240063127A1
公开(公告)日:2024-02-22
申请号:US17889238
申请日:2022-08-16
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Gang DUAN , Suddhasattwa NAD
IPC: H01L23/538 , H01L23/498 , H01L23/13 , H01L23/15 , H01L23/00 , H01L25/065
CPC classification number: H01L23/5381 , H01L23/49833 , H01L23/49838 , H01L23/49816 , H01L23/49822 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L23/13 , H01L23/15 , H01L24/16 , H01L24/32 , H01L24/73 , H01L25/0652 , H01L2924/1511 , H01L2924/15153 , H01L2924/152 , H01L2924/15788 , H01L2224/16227 , H01L2224/16238 , H01L2224/32225 , H01L2224/73204
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a first substrate with a cavity, where the first substrate comprises glass. In an embodiment, a second substrate is in the cavity. In an embodiment, a bond film covers a bottom of the second substrate and extends up sidewalls of the second substrate.
-
-
-
-
-
-
-
-
-