METHOD FOR FILLING PATTERNS
    41.
    发明申请

    公开(公告)号:US20180166434A1

    公开(公告)日:2018-06-14

    申请号:US15891312

    申请日:2018-02-07

    Abstract: A method for filling patterns includes the steps of: providing a substrate having a cell region defined thereon; forming main patterns on the substrate and within the cell region; and filling first dummy patterns adjacent to the main patterns. Preferably, each of the first dummy patterns comprises a first length along X-direction between 2 μm to 5 μm and a second length along Y-direction between 3 μm to 5 μm.

    SEMICONDUCTOR DEVICES HAVING METAL GATE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES HAVING METAL GATE
    47.
    发明申请
    SEMICONDUCTOR DEVICES HAVING METAL GATE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES HAVING METAL GATE 有权
    具有金属门的半导体器件和用于制造具有金属栅的半导体器件的方法

    公开(公告)号:US20170062282A1

    公开(公告)日:2017-03-02

    申请号:US15352605

    申请日:2016-11-16

    Abstract: A method for manufacturing semiconductor devices having metal gate includes follow steps. A substrate including a plurality of isolation structures is provided. A first nFET device and a second nFET device are formed on the substrate. The first nFET device includes a first gate trench and the second nFET includes a second gate trench. A third bottom barrier layer is formed in the first gate trench and a third p-work function metal layer is formed in the second gate trench, simultaneously. The third bottom barrier layer and the third p-work function metal layer include a same material. An n-work function metal layer is formed in the first gate trench and the second gate trench. The n-work function metal layer in the first gate trench directly contacts the third bottom barrier layer, and the n-work function metal layer in the second gate trench directly contacts the third p-work function metal layer.

    Abstract translation: 具有金属栅极的半导体器件的制造方法包括以下步骤。 提供了包括多个隔离结构的基板。 第一nFET器件和第二nFET器件形成在衬底上。 第一nFET器件包括第一栅极沟槽,第二nFET包括第二栅极沟槽。 在第一栅极沟槽中形成第三底部阻挡层,同时在第二栅极沟槽中形成第三p功函数金属层。 第三底部阻挡层和第三p功函数金属层包括相同的材料。 在第一栅极沟槽和第二栅极沟槽中形成n功函数金属层。 第一栅极沟槽中的n功函数金属层直接接触第三底部势垒层,并且第二栅极沟槽中的n功函数金属层直接接触第三p功函数金属层。

    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE
    48.
    发明申请
    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE 有权
    制造半导体器件的方法

    公开(公告)号:US20160225662A1

    公开(公告)日:2016-08-04

    申请号:US14612235

    申请日:2015-02-02

    CPC classification number: H01L21/76802 H01L21/76816 H01L21/76879

    Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a gate structure thereon and an interlayer dielectric (ILD) layer around the gate structure; forming a dielectric layer on the ILD layer and the gate structure; forming an opening in the dielectric layer and the ILD layer; forming an organic dielectric layer (ODL) on the dielectric layer and in the opening; removing part of the ODL; removing part of the dielectric layer for extending the opening; removing the remaining ODL; and forming a contact plug in the opening.

    Abstract translation: 公开了半导体器件的制造方法。 该方法包括以下步骤:提供其上具有栅极结构的衬底和围绕栅极结构的层间电介质(ILD)层; 在ILD层和栅极结构上形成介电层; 在介电层和ILD层中形成开口; 在介质层和开口中形成有机介电层(ODL); 去除部分ODL; 去除用于延伸开口的电介质层的一部分; 去除剩余的ODL; 并在开口中形成接触塞。

    Manufacturing method for forming semiconductor structure
    49.
    发明授权
    Manufacturing method for forming semiconductor structure 有权
    半导体结构的制造方法

    公开(公告)号:US09331171B2

    公开(公告)日:2016-05-03

    申请号:US14831881

    申请日:2015-08-21

    Abstract: The present invention provides a manufacturing method of a semiconductor structure, comprising the following steps. First, a substrate is provided, a first dielectric layer is formed on the substrate, a metal gate is disposed in the first dielectric layer and at least one source/drain region (S/D region) is disposed on two sides of the metal gate, a second dielectric layer is then formed on the first dielectric layer, a first etching process is then performed to form a plurality of first trenches in the first dielectric layer and the second dielectric layer, wherein the first trenches expose each S/D region. Afterwards, a salicide process is performed to form a salicide layer in each first trench, a second etching process is then performed to form a plurality of second trenches in the first dielectric layer and the second dielectric layer, and the second trenches expose the metal gate.

    Abstract translation: 本发明提供一种半导体结构的制造方法,包括以下步骤。 首先,提供基板,在基板上形成第一介电层,金属栅极设置在第一介电层中,并且至少一个源极/漏极区(S / D区)设置在金属栅极的两侧 然后在第一介电层上形成第二电介质层,然后执行第一蚀刻工艺以在第一电介质层和第二电介质层中形成多个第一沟槽,其中第一沟槽暴露每个S / D区域。 然后,进行自对准处理以在每个第一沟槽中形成自对准硅化物层,然后执行第二蚀刻工艺以在第一介电层和第二介电层中形成多个第二沟槽,并且第二沟槽暴露金属栅极 。

    METHOD FOR MANUFACTURING A CONTACT STRUCTURE USED TO ELECTRICALLY CONNECT A SEMICONDUCTOR DEVICE
    50.
    发明申请
    METHOD FOR MANUFACTURING A CONTACT STRUCTURE USED TO ELECTRICALLY CONNECT A SEMICONDUCTOR DEVICE 有权
    制造用于电连接半导体器件的接触结构的方法

    公开(公告)号:US20160104637A1

    公开(公告)日:2016-04-14

    申请号:US14510100

    申请日:2014-10-08

    Abstract: A method for manufacturing contact structure includes the steps of: providing a substrate having the semiconductor device and an interlayer dielectric thereon, wherein the semiconductor device includes a gate structure and a source/drain region; forming a patterned mask layer with a stripe hole on the substrate, and concurrently forming a stripe-shaped mask layer on the substrate; forming a patterned photoresist layer with a plurality of slot holes on the substrate, wherein at least one of the slot holes is disposed right above the source/drain region; and forming a contact hole in the interlayer dielectric by using the patterned mask layer, the stripe-shaped mask layer and the patterned photoresist layer as an etch mask, and the source/drain region is exposed from the bottom of the contact hole when the step of forming the contact hole is completed.

    Abstract translation: 制造接触结构的方法包括以下步骤:在其上提供具有半导体器件和层间电介质的衬底,其中半导体器件包括栅极结构和源极/漏极区; 在基板上形成具有条纹孔的图案化掩模层,并且在基板上同时形成条形掩模层; 在所述基板上形成具有多个槽孔的图案化光致抗蚀剂层,其中所述槽孔中的至少一个设置在所述源极/漏极区域正上方; 并且通过使用图案化掩模层,条形掩模层和图案化光致抗蚀剂层作为蚀刻掩模在层间电介质中形成接触孔,并且当步骤 形成接触孔。

Patent Agency Ranking