Semiconductor structure having a center dummy region
    72.
    发明授权
    Semiconductor structure having a center dummy region 有权
    具有中心虚拟区域的半导体结构

    公开(公告)号:US09412745B1

    公开(公告)日:2016-08-09

    申请号:US14620212

    申请日:2015-02-12

    Abstract: A semiconductor structure is provided, including a substrate, a plurality of first semiconductor devices, a plurality of second semiconductor devices, and a plurality of dummy slot contacts. The substrate has a device region, wherein the device region includes a first functional region and a second functional region, and a dummy region is disposed therebetween. The first semiconductor devices and a plurality of first slot contacts are disposed in the first functional region. The second semiconductor devices and a plurality of second slot contacts are disposed in the second functional region. The dummy slot contacts are disposed in the dummy region.

    Abstract translation: 提供一种半导体结构,包括基板,多个第一半导体器件,多个第二半导体器件和多个虚拟插槽触点。 衬底具有器件区域,其中器件区域包括第一功能区域和第二功能区域,并且虚设区域设置在其间。 第一半导体器件和多个第一时隙触点设置在第一功能区域中。 第二半导体器件和多个第二槽触点设置在第二功能区域中。 虚拟插槽触点设置在虚拟区域中。

    SEMICONDUCTOR DEVICE STRUCTURE
    73.
    发明申请
    SEMICONDUCTOR DEVICE STRUCTURE 有权
    半导体器件结构

    公开(公告)号:US20160204103A1

    公开(公告)日:2016-07-14

    申请号:US14611843

    申请日:2015-02-02

    CPC classification number: H01L27/0802 H01L27/0629 H01L27/0647 H01L28/20

    Abstract: A semiconductor device structure having at least one thin-film resistor structure is provided. Through the metal plug(s) or metal wirings located on different layers, a plurality of stripe segments of the thin-film resistor structure is electrically connected to ensure the thin-film resistor structure with the predetermined resistance and less averting areas in the layout design.

    Abstract translation: 提供具有至少一个薄膜电阻器结构的半导体器件结构。 通过位于不同层上的金属插头或金属布线,薄膜电阻器结构的多个条形段电连接,以确保具有预定电阻的薄膜电阻器结构和布局设计中较少的避免区域 。

    Semiconductor device and manufacturing method thereof
    76.
    发明授权
    Semiconductor device and manufacturing method thereof 有权
    半导体装置及其制造方法

    公开(公告)号:US09312356B1

    公开(公告)日:2016-04-12

    申请号:US14613379

    申请日:2015-02-04

    Abstract: The semiconductor device includes a gate electrode, a first interlayer dielectric, a first mask layer, a second mask layer and a second interlayer dielectric. The first interlayer dielectric surrounds the periphery of the gate electrode, and the first mask layer is disposed on the gate electrode. The first mask layer and the gate electrode have at least one same metal component. The second mask layer is disposed on the sidewalls of the first mask layer, and the second interlayer dielectric is disposed on the second mask layer and in direct contact with the first interlayer dielectric.

    Abstract translation: 半导体器件包括栅电极,第一层间电介质,第一掩模层,第二掩模层和第二层间电介质。 第一层间电介质围绕栅电极的周边,并且第一掩模层设置在栅电极上。 第一掩模层和栅电极具有至少一个相同的金属成分。 第二掩模层设置在第一掩模层的侧壁上,第二层间电介质设置在第二掩模层上并与第一层间电介质直接接触。

Patent Agency Ranking