-
公开(公告)号:CA1248641A
公开(公告)日:1989-01-10
申请号:CA514222
申请日:1986-07-21
Applicant: IBM
Inventor: CHOW MELANIE M , CRONIN JOHN E , GUTHRIE WILLIAM L , KAANTA CARTER W , LUTHER BARBARA J , PATRICK WILLIAM J , PERRY KATHLEEN A , STANDLEY CHARLES L
IPC: H01L21/3205 , H01L21/302 , H01L21/304 , H01L21/3065 , H01L21/3213 , H01L21/768 , H05K3/04 , H05K3/10 , H05K3/46 , H01L21/72
Abstract: Patterned conductive lines are formed simultaneously with stud via connections through an insulation layer to previously formed underlying patterned conductive lines in multilevel VLSI chip technology. A first planarized layer of insulation is deposited over a first level of patterned conductive material to which contacts are to be selectively established. The first layer then is covered by an etch stop material. Contact holes are defined in the etch stop material at locations where stud connectors are required. The first layer of insulation is not etched at this time. Next, a second planarized layer of insulation, is deposited over the etch stop material. The second layer insulation, in turn, is etched by photolithography down to the etch stop material to define desired wiring channels, some of which will be in alignment with the previously formed contact holes in the etch stop material. In those locations where the contact holes are exposed, the etching is continued into the first layer of insulation to uncover the underlying first level of patterned conductive material. The channels and via holes are overfilled with metallization. The excess metallization is removed by etching or by chem-mech (chemical-mechanical) polishing.