-
公开(公告)号:US20250126814A1
公开(公告)日:2025-04-17
申请号:US18984454
申请日:2024-12-17
Applicant: Intel Corporation
Inventor: Brandon Christian Marin , Whitney Bryks , Gang Duan , Jeremy Ecton , Jason Gamba , Haifa Hariri , Sashi Shekhar Kandanur , Joseph Peoples , Srinivas Venkata Ramanuja Pietambaram , Mohammad Mamunur Rahman , Bohan Shan , Joshua James Stacey , Hiroki Tanaka , Jacob Ryan Vehonsky
IPC: H10D1/20 , H01L23/15 , H01L23/498 , H01L23/538 , H01L25/18
Abstract: Package substrates with components included in cavities of glass cores are disclosed. An example apparatus includes: a glass layer having a first hole and a second hole, the second hole larger than an electronic component disposed therein, a width of the electronic component larger than a width of the first hole. The example apparatus further includes a conductive material that substantially fills the first hole; and a dielectric material that substantially fills a space within the second hole surrounding the electronic component.
-
公开(公告)号:US20250120102A1
公开(公告)日:2025-04-10
申请号:US18984426
申请日:2024-12-17
Applicant: Intel Corporation
Inventor: Brandon Christian Marin , Whitney Bryks , Gang Duan , Jeremy Ecton , Jason Gamba , Haifa Hariri , Sashi Shekhar Kandanur , Joseph Peoples , Srinivas Venkata Ramanuja Pietambaram , Mohammad Mamunur Rahman , Bohan Shan , Joshua James Stacey , Hiroki Tanaka , Jacob Ryan Vehonsky
IPC: H10D1/20 , H01L23/15 , H01L23/538 , H01L25/18
Abstract: Package substrates with components included in cavities of glass cores are disclosed. An example apparatus includes: a glass core having a first opening and a second opening spaced apart from the first opening, the second opening having a greater width than the first opening. The example apparatus further includes a conductive material adjacent a first wall of the first opening; and a dielectric material adjacent a second wall of the second opening.
-
公开(公告)号:US11527484B2
公开(公告)日:2022-12-13
申请号:US17078897
申请日:2020-10-23
Applicant: Intel Corporation
Inventor: Jesse C. Jones , Gang Duan , Jason Gamba , Yosuke Kanaoka , Rahul N. Manepalli , Vishal Shajan
IPC: H01L23/544 , H01L21/762 , H01L23/538
Abstract: An electronic device includes a substrate, and the substrate may include one or more layers. The one or more layers may include a dielectric material and may include one or more electrical traces. The electronic device may include a layer of conductive material, and the layer of conductive material may define a void in the conductive material. The electronic device may include a fiducial mark, and the fiducial mark may include a filler material positioned in the void defined by the conductive material. The fiducial mark may be coupled to the layer of conductive material. The filler material may have a lower reflectivity in comparison to the conductive material, for instance to provide a contrast with the conductive material.
-
公开(公告)号:US20200027841A1
公开(公告)日:2020-01-23
申请号:US16037504
申请日:2018-07-17
Applicant: Intel Corporation
Inventor: Jesse C. Jones , Gang Duan , Jason Gamba , Yosuke Kanaoka , Rahul N. Manepalli , Vishal Shajan
IPC: H01L23/544 , H01L21/762 , H01L23/538
Abstract: An electronic device includes a substrate, and the substrate may include one or more layers. The one or more layers may include a dielectric material and may include one or more electrical traces. The electronic device may include a layer of conductive material, and the layer of conductive material may define a void in the conductive material. The electronic device may include a fiducial mark, and the fiducial mark may include a filler material positioned in the void defined by the conductive material. The fiducial mark may be coupled to the layer of conductive material. The filler material may have a lower reflectivity in comparison to the conductive material, for instance to provide a contrast with the conductive material.
-
公开(公告)号:US20250125201A1
公开(公告)日:2025-04-17
申请号:US18984438
申请日:2024-12-17
Applicant: Intel Corporation
Inventor: Brandon Christian Marin , Whitney Bryks , Gang Duan , Jeremy Ecton , Jason Gamba , Haifa Hariri , Sashi Shekhar Kandanur , Joseph Peoples , Srinivas Venkata Ramanuja Pietambaram , Mohammad Mamunur Rahman , Bohan Shan , Joshua James Stacey , Hiroki Tanaka , Jacob Ryan Vehonsky
IPC: H01L23/15 , H01L23/18 , H01L23/498 , H01L23/64
Abstract: Package substrates with components included in cavities of glass cores are disclosed. An example apparatus includes: a glass core having a first through-hole and a second through-hole, the first through-hole spaced apart from and smaller than the second through-hole; and a conductive material within the first through-hole, the conductive material to extend a full length of the first through-hole. The example apparatus further includes a dielectric material within the second through-hole, the dielectric material between an electronic component within the second through-hole and a sidewall of the second through-hole.
-
公开(公告)号:US20250022786A1
公开(公告)日:2025-01-16
申请号:US18899851
申请日:2024-09-27
Applicant: Intel Corporation
Inventor: Jeremy Ecton , Hiroki Tanaka , Haobo Chen , Brandon Christian Marin , Srinivas Venkata Ramanuja Pietambaram , Gang Duan , Jason Gamba , Bohan Shan , Robert May , Benjamin Taylor Duong , Bai Nie , Whitney Bryks
IPC: H01L23/498 , H01L23/08
Abstract: Methods and apparatus for edge protected glass cores are disclosed herein. An example package substrate includes a first glass layer including a first surface, a second surface opposite the first surface, and first lateral surfaces extending between the first and second surfaces, the first glass layer having a first via extending between the first surface and the second surface; and a dielectric material in contact with the first surface of the first glass layer and in contact with the first lateral surfaces of the first glass layer.
-
公开(公告)号:US20250125202A1
公开(公告)日:2025-04-17
申请号:US18984444
申请日:2024-12-17
Applicant: Intel Corporation
Inventor: Brandon Christian Marin , Whitney Bryks , Gang Duan , Jeremy Ecton , Jason Gamba , Haifa Hariri , Sashi Shekhar Kandanur , Joseph Peoples , Srinivas Venkata Ramanuja Pietambaram , Mohammad Mamunur Rahman , Bohan Shan , Joshua James Stacey , Hiroki Tanaka , Jacob Ryan Vehonsky
IPC: H01L23/15 , H01L23/18 , H01L23/498 , H01L23/64
Abstract: Package substrates with components included in cavities of glass cores are disclosed. An example apparatus includes: a glass layer having an opening between opposing first and second surfaces of the glass layer; an electronic component within the opening; a dielectric material within the opening between the electronic component and a sidewall of the opening; and a through-glass via including a conductive material that extends through the glass layer.
-
8.
公开(公告)号:US20240355758A1
公开(公告)日:2024-10-24
申请号:US18756926
申请日:2024-06-27
Applicant: Intel Corporation
Inventor: Steven Adam Klein , Jason Gamba , Matthew Thomas Guzy , Nicholas Steven Haehn , Tarek Adly Ibrahim , Brandon Christian Marin , Srinivas Venkata Ramanuja Pietambaram , Jacob John Schichtel
IPC: H01L23/544 , H01L23/15 , H01L23/40
CPC classification number: H01L23/544 , H01L23/15 , H01L23/4006 , H01L2023/4087 , H01L2223/54426
Abstract: Systems, apparatus, articles of manufacture, and methods to reduce stress between sockets and associated integrated circuit packages having glass cores are disclosed. An example integrated circuit package includes: a semiconductor die, and a substrate including a glass core. The substrate includes a first surface, a second surface opposite the first surface, and a third surface between the first surface and the second surfaces. The first surface supports the semiconductor die. The second surface includes first contacts to electrical couple with second contacts in a socket. At least a portion of the third surface separated and distinct from the glass core.
-
公开(公告)号:US20240006298A1
公开(公告)日:2024-01-04
申请号:US17855040
申请日:2022-06-30
Applicant: Intel Corporation
Inventor: Suddhasattwa Nad , Steve Cho , Marcel Arlan Wall , Onur Ozkan , Ali Lehaf , Yi Yang , Jason Scott Steill , Gang Duan , Brandon C. Marin , Jeremy D. Ecton , Srinivas Venkata Ramanuja Pietambaram , Haifa Hariri , Bai Nie , Hiroki Tanaka , Kyle Mcelhinny , Jason Gamba , Venkata Rajesh Saranam , Kristof Darmawikarta , Haobo Chen
IPC: H01L23/498 , H01L21/48
CPC classification number: H01L23/49894 , H01L23/49816 , H01L21/4853 , H01L21/481 , H01L23/49838
Abstract: An electronic device may include an integrated circuit, for instance a semiconductor die. The electronic device may include a substrate having a first layer and a second layer. The first and second layers may include interconnects recessed below a surface of the substrate. The substrate may include a passivation layer directly coupled with portions of the interconnects. A solder resist material may at least partially cover portions of the passivation layer directly coupled with the first interconnect surface.
-
公开(公告)号:US20250112100A1
公开(公告)日:2025-04-03
申请号:US18375209
申请日:2023-09-29
Applicant: Intel Corporation
Inventor: Robert May , Hiroki Tanaka , Tarek Ibrahim , Lilia May , Jason Gamba , Benjamin Duong , Brandon Marin , Srinivas Pietambaram , Gang Duan , Suddhasattwa Nad , Jeremy Ecton
IPC: H01L23/29 , H01L23/00 , H01L23/31 , H01L25/00 , H01L25/065
Abstract: An IC die package includes first and second IC die on a first surface of a glass layer, a bridge under the first and second IC die within an opening in the glass layer, and first and second package conductive features on a second surface of the glass layer opposite the first side. First interconnects comprising solder couple the bridge with the first and second IC die. Second interconnects excluding solder couple the first and second IC die with vias extending through the glass layer to the first package conductive features. Third interconnects excluding solder couple the bridge with the second package conductive features. The bridge couples the first and second IC die with each other, and the first and second IC die with the second package conductive features. A pitch of conductive features in the first interconnects is less than a pitch of conductive features in the second interconnects.
-
-
-
-
-
-
-
-
-