-
公开(公告)号:US20250006721A1
公开(公告)日:2025-01-02
申请号:US18215514
申请日:2023-06-28
Applicant: Intel Corporation
Inventor: Sukru Yemenicioglu , Douglas Stout , Tai-Hsuan Wu , Xinning Wang , Ruth Brain , Chin-Hsuan Chen , Sivakumar Venkataraman , Quan Shi , Nikolay Ryzhenko Vladimirovich
IPC: H01L27/02 , G06F30/392 , H01L29/06 , H01L29/423 , H01L29/775
Abstract: Techniques are described for designing and forming cells comprising transistor devices for an integrated circuit. In an example, an integrated circuit structure includes a plurality of cells arranged in rows where some rows have different cell heights compared to other rows. Additionally, the various rows of cells may contain semiconductor nanoribbons having different widths between different rows. For example, any number of first rows of cells can each have a first height and any number of second rows can each have a second height that is smaller than the first height. The first rows of cells may include transistors with semiconductor nanoribbons having a first width and the second rows of cells may include transistors with semiconductor nanoribbons having a second width smaller than the first width. In some cases, any of the first rows of cells may also include transistors with semiconductor nanoribbons having the second width.
-
公开(公告)号:US20240429161A1
公开(公告)日:2024-12-26
申请号:US18213963
申请日:2023-06-26
Applicant: Intel Corporation
Inventor: Sukru Yemenicioglu , Tai-Hsuan Wu , Nikolay Ryzhenko Vladimirovich , Anand Krishnamoorthy , Mikhail Sergeevich Talalay , Xinning Wang , Quan Shi , Ozdemir Akin
IPC: H01L23/528 , H01L23/522
Abstract: Techniques are described for designing and forming cells having transistor devices. In an example, an integrated circuit structure includes a plurality of cells where adjacent cells have a decreased distance between them along their height and a staggered via arrangement. Accordingly, a first cell may be adjacent to a second cell along a shared cell boundary. A first via is provided between a first gate structure of the first cell adjacent to the cell boundary and a first metal layer above the first gate structure, and a second via is provided between a second gate structure of the second cell adjacent to the cell boundary and a second metal layer above the second gate structure. No part of the first via is aligned with any part of the second via along the first direction.
-
公开(公告)号:US11068640B2
公开(公告)日:2021-07-20
申请号:US16649588
申请日:2017-12-28
Applicant: Intel Corporation
Inventor: Ranjith Kumar , Mark T. Bohr , Ruth A. Brain , Marni Nabors , Tai-Hsuan Wu , Sourav Chakravarty
IPC: G06F30/3953 , G06F113/18 , G06F115/08 , H01L23/50 , H01L23/522
Abstract: An integrated circuit structure includes a metal level comprising a plurality of interconnect lines along a first direction. A cell is on the metal level, wherein one or more of the plurality of interconnect lines that extend through the cell comprise a power shared track that is segmented inside the cell into one or more power segments and one or more signal segments so that both power and signals share a same track.
-
-