-
公开(公告)号:US12272402B2
公开(公告)日:2025-04-08
申请号:US17708362
申请日:2022-03-30
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhyun Lee , Taein Kim , Youngtek Oh , Hyeonjin Shin , Changseok Lee
Abstract: Provided is a vertical nonvolatile memory device in which a thickness of one memory cell is reduced to reduce an entire thickness of a memory cell string and increase the number of stacked memory cells. The nonvolatile memory device includes a plurality of memory cell strings. Each of the memory cell strings may include a plurality of insulating spacers each extending in a first direction, a plurality of gate electrodes each extending in the first direction and alternately arranged with the plurality of insulating spacers in a second direction perpendicular to the first direction, and a plurality of contacts respectively arranged to contact a side surface of the plurality of gate electrodes respectively corresponding to the plurality of contacts.
-
2.
公开(公告)号:US12139814B2
公开(公告)日:2024-11-12
申请号:US18298692
申请日:2023-04-11
Applicant: Samsung Electronics Co., Ltd. , UNIST (ULSAN NATIONAL INSTITUTE OF SCIENCE AND TECHNOLOGY)
Inventor: Changseok Lee , Hyeonsuk Shin , Hyeonjin Shin , Seokmo Hong , Minhyun Lee , Seunggeol Nam , Kyungyeol Ma
Abstract: A boron nitride layer and a method of fabricating the same are provided. The boron nitride layer includes a boron nitride compound and has a dielectric constant of about 2.5 or less at an operating frequency of 100 kHz.
-
公开(公告)号:US12027588B2
公开(公告)日:2024-07-02
申请号:US18056446
申请日:2022-11-17
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhyun Lee , Minsu Seol , Yeonchoo Cho , Hyeonjin Shin
IPC: H01L29/10 , H01L29/24 , H01L29/423
CPC classification number: H01L29/1033 , H01L29/24 , H01L29/42356 , H01L29/42364
Abstract: A field effect transistor includes a substrate, a source electrode and a drain electrode on the substrate and apart from each other in a first direction, a plurality of channel layers, a gate insulating film surrounding each of the plurality of channel layers, and a gate electrode surrounding the gate insulating film. Each of the plurality of channel layers has ends contacting the source electrode and the drain electrode. The plurality of channel layers are spaced apart from each other in a second direction away from the substrate. The plurality of channel layers include a 2D semiconductor material.
-
公开(公告)号:US11935790B2
公开(公告)日:2024-03-19
申请号:US17370480
申请日:2021-07-08
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minsu Seol , Minhyun Lee , Junyoung Kwon , Hyeonjin Shin , Minseok Yoo
IPC: H01L21/8234 , H01L21/02 , H01L29/06 , H01L29/16 , H01L29/24 , H01L29/423 , H01L29/66 , H01L29/76 , H01L29/786
CPC classification number: H01L21/823412 , H01L21/02521 , H01L21/02527 , H01L21/02568 , H01L21/0259 , H01L21/823431 , H01L29/0665 , H01L29/1606 , H01L29/24 , H01L29/42392 , H01L29/66045 , H01L29/66969 , H01L29/7606 , H01L29/78696
Abstract: Disclosed are a field effect transistor and a method of manufacturing the same. The field effect transistor includes a source electrode on a substrate, a drain electrode separated from the source electrode, and channels connected between the source electrode and the drain electrode, gate insulating layers, and a gate electrode. The channels may have a hollow closed cross-sectional structure when viewed in a first cross-section formed by a plane across the source electrode and the drain electrode in a direction perpendicular to the substrate. The gate insulating layers may be in the channels. The gate electrode may be insulated from the source electrode and the drain electrode by the gate insulating layers.
-
公开(公告)号:US11342414B2
公开(公告)日:2022-05-24
申请号:US17001925
申请日:2020-08-25
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhyun Lee , Haeryong Kim , Hyeonjin Shin , Seunggeol Nam , Seongjun Park
IPC: H01L29/08 , H01L29/417 , H01L29/04 , H01L29/06 , H01L29/267 , H01L29/78 , H01L21/285 , H01L29/45 , H01L29/16 , H01L29/165
Abstract: A semiconductor device includes a semiconductor layer, a metal layer electrically contacting the semiconductor layer, and a two-dimensional material layer between the semiconductor layer and the metal layer and having a two-dimensional crystal structure.
-
公开(公告)号:US09922825B2
公开(公告)日:2018-03-20
申请号:US14728583
申请日:2015-06-02
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhyun Lee , Hyeonjin Shin , Jaeho Lee , Haeryong Kim
IPC: H01L29/06 , H01L21/02 , H01L29/78 , H01L29/786 , H01L29/66 , H01L29/778 , H01L29/24 , H01L29/41 , H01L29/16
CPC classification number: H01L21/02568 , H01L21/0259 , H01L21/02628 , H01L29/0673 , H01L29/1606 , H01L29/24 , H01L29/413 , H01L29/66742 , H01L29/66969 , H01L29/778 , H01L29/7839 , H01L29/786 , H01L29/78654 , H01L29/78681 , H01L29/78684 , H01L29/78696
Abstract: An electronic device includes first and second electrodes that are spaced apart from each other and a 2D material layer. The 2D material layer connects the first and second electrodes. The 2D material layer includes a plurality of 2D nanomaterials. At least some of the 2D nanomaterials overlap one another.
-
公开(公告)号:US12268106B2
公开(公告)日:2025-04-01
申请号:US18167354
申请日:2023-02-10
Inventor: Minhyun Lee , Houk Jang , Donhee Ham , Chengye Liu , Henry Hinton , Haeryong Kim , Hyeonjin Shin
Abstract: A nonvolatile memory device includes a resistance switching layer, a gate on the resistance switching layer, a gate oxide layer between the resistance switching layer and the gate, and a source and a drain, spaced apart from each other, on the resistance switching layer. A resistance value of the resistance switching layer is changed based on an illumination of light irradiated onto the resistance switching layer and is maintained as a changed resistance value.
-
公开(公告)号:US12183679B2
公开(公告)日:2024-12-31
申请号:US17902319
申请日:2022-09-02
Applicant: Samsung Electronics Co., Ltd. , UNIST (ULSAN NATIONAL INSTITUTE OF SCIENCE AND TECHNOLOGY)
Inventor: Hyeonjin Shin , Minhyun Lee , Changseok Lee , Hyeonsuk Shin , Seokmo Hong
IPC: H01L23/532 , H01L23/522
Abstract: An interconnect structure and an electronic apparatus including the interconnect structure are provided. The interconnect structure includes a conductive layer; a dielectric layer configured to surround at least a part of the conductive layer; and a diffusion barrier layer disposed between the conductive layer and the dielectric layer and configured to limit and/or prevent a conductive material of the conductive layer from diffusing into the dielectric layer, and at least one of the dielectric layer and the diffusion barrier layer includes a boron nitride layer of a low dielectric constant.
-
公开(公告)号:US12142697B2
公开(公告)日:2024-11-12
申请号:US18483058
申请日:2023-10-09
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minsu Seol , Hyeonjin Shin , Minseok Yoo , Minhyun Lee
IPC: H01L29/786 , H01L21/02 , H01L21/8234 , H01L29/06 , H01L29/16 , H01L29/24 , H01L29/41 , H01L29/417 , H01L29/45 , H01L29/66
Abstract: Provided are two-dimensional material (2D)-based wiring conductive layer contact structures, electronic devices including the same, and methods of manufacturing the electronic devices. A 2D material-based field effect transistor includes a substrate; first to third 2D material layers on the substrate; an insulating layer on the first 2D material layer; a source electrode on the second 2D material layer; a drain electrode on the third 2D material layer; and a gate electrode on the insulating layer. The first 2D material layer is configured to exhibit semiconductor characteristics, and the second and third 2D material layers are metallic 2D material layers. The first 2D material layer may include a first channel layer of a 2D material and a second channel layer of a 2D material. The first 2D material layer may partially overlap the second and third 2D material layers.
-
公开(公告)号:US12062697B2
公开(公告)日:2024-08-13
申请号:US18055565
申请日:2022-11-15
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhyun Lee , Minsu Seol , Yeonchoo Cho , Hyeonjin Shin
IPC: H01L29/10 , H01L21/02 , H01L29/40 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L29/1037 , H01L21/02568 , H01L29/408 , H01L29/41791 , H01L29/42364 , H01L29/66795 , H01L29/785
Abstract: Provided is a semiconductor device which use a two-dimensional semiconductor material as a channel layer. The semiconductor device includes: a gate electrode on a substrate; a gate dielectric on the gate electrode; a channel layer on the gate dielectric; and a source electrode and a drain electrode that may be electrically connected to the channel layer. The gate dielectric has a shape with a height greater than a width, and the channel layer includes a two-dimensional semiconductor material.
-
-
-
-
-
-
-
-
-