INTERRUPTION PROCESSOR
    4.
    发明专利

    公开(公告)号:JPH10320215A

    公开(公告)日:1998-12-04

    申请号:JP14706798

    申请日:1998-05-28

    Abstract: PROBLEM TO BE SOLVED: To prevent a processor system from being destroyed by the operation of external circuit by intelligently limiting the flow of interruption information between a microprocessor and an interface chip. SOLUTION: Interruptions received through an Ibus 26 are stored in a register 460 based on their interruption numbers. In case of certain interruption, a value passed together with its interruption number is stored together with the setting instruction of interruption in set or reset state and based on a priority mechanism, the priority is determined. An interruption image register 452 maintains the copy of object to exist in an interruption register 450 at a microprocessor 12. The register 452 is updated by the output of master 466 to an internal bus 490, reserve update contents in the register 452 are compared with contents on the internal bus 490 by a comparator 470 and in order to update the register 450, the quantity of traffic on a Pbus 18 is decreased.

    Scannable interface to non-scannable microporcessor

    公开(公告)号:AU6610694A

    公开(公告)日:1995-01-12

    申请号:AU6610694

    申请日:1994-06-30

    Abstract: A diagnostic system for diagnosing states of circuit elements is described, wherein scannable circuits can be scanned without disturbing the state of unscannable circuits of violating protocols of busses on which unscannable devices are attached. One unscannable device is a standardized microprocessor. A processor interface circuit is coupled between the microprocessor and scannable processor circuits, via a processor bus, to insulate the scannable processor circuits from the unscannable microprocessor. The processor interface circuit is also scannable, including memory elements which affect the bus, by preventing a scan when the bus is in use. A scan is prevented through the use of a maintenance request signal from a scan controller to the processor interface circuit, and one or more maintenance approval signals from the processor interface circuit to the scan controller.

    PROCESSOR INTERFACE CHIP FOR DUAL-MICROPROCESSOR PROCESSOR SYSTEM

    公开(公告)号:CA2127081A1

    公开(公告)日:1995-01-07

    申请号:CA2127081

    申请日:1994-06-29

    Abstract: PROCESSOR INTERFACE CHIP FOR DUAL-MICROPROCESSOR PROCESSOR SYSTEM A processor interface chip and a maintenance diagnostic chip are provided coupled with two microprocessors designed to be run in tandem. The processor interface chip includes logic for interfacing between the microprocessors and a main memory, logic for pipelining multiple microprocessor requests between the microprocessors and main memory, logic for prefetching data before a microprocessor issues a read request, logic for allowing a boot to occur from code anywhere in physical memory without regard to the microprocessors' fixed memory location for boot code, and logic for intelligently limiting the flow of interrupt information over a processor bus between the microprocessors and the processor interface chip. The maintenance diagnostic chip includes logic to halt either of the microprocessors if an error is detected, and read out the state of the microprocessors and a secondary cache attached to the microprocessors, before the state of the microprocessors at the time of the fault changes to a different state which might hide evidence of the cause of the fault.

    SCANNABLE INTERFACE TO NON-SCANNABLE MICROPROCESSOR

    公开(公告)号:CA2126394C

    公开(公告)日:1998-10-13

    申请号:CA2126394

    申请日:1994-06-21

    Abstract: A diagnostic system for diagnosing states of circuit elements is described, wherein scannable circuits can be scanned without disturbing the state of unscannable circuits of violating protocols of busses on which unscannable devices are attached. One unscannable device is a standardized microprocessor. A processor interface circuit is coupled between the microprocessor and scannable processor circuits, via a processor bus, to insulate the scannable processor circuits from the unscannable microprocessor. The processor interface circuit is also scannable, including memory elements which affect the bus, by preventing a scan when the bus is in use. A scan is prevented through the use of a maintenance request signal from a scan controller to the processor interface circuit, and one or more maintenance approval signals from the processor interface circuit to the scan controller.

    Scannable interface to non-scannable microprocessor

    公开(公告)号:AU666625B2

    公开(公告)日:1996-02-15

    申请号:AU6610694

    申请日:1994-06-30

    Abstract: A diagnostic system for diagnosing states of circuit elements is described, wherein scannable circuits can be scanned without disturbing the state of unscannable circuits of violating protocols of busses on which unscannable devices are attached. One unscannable device is a standardized microprocessor. A processor interface circuit is coupled between the microprocessor and scannable processor circuits, via a processor bus, to insulate the scannable processor circuits from the unscannable microprocessor. The processor interface circuit is also scannable, including memory elements which affect the bus, by preventing a scan when the bus is in use. A scan is prevented through the use of a maintenance request signal from a scan controller to the processor interface circuit, and one or more maintenance approval signals from the processor interface circuit to the scan controller.

Patent Agency Ranking