Abstract:
The present invention relates to a technology which improves resolution by controlling the transient time to an analog level using a time-interpolation method in a digital-analog converter and suppresses the consequent increase in the area. The present invention includes a m-bit time-interpolation unit for receiving analog signals VREF(k) and VREF(k+1) supplied through (n-m)-bit reference voltage resistor column and (n-m)-bit first and second decoders, performing time-interpolation which controls the transient time from one analog level to other analog level, and outputting an analog signal (VC) having its resolution increased by m-bit. [Reference numerals] (120A) (n-m) bit decoder; (130) m-bit time-interpolation unit
Abstract:
본 고안은 온도계, 습도계, 미터계 및 제어장치 등에 사용되는 원칩마이컴을 이용한 아날로그/디지털(이하 'A/D'라 함) 컨버터에 관한 것으로, 더욱 상세하게는 A/D 컨버터가 내장된 마이컴의 출력 비트수로는 구현될 수 없는 A/D 컨버터의 출력값을 마이컴의 내부 출력과 저항과 콘덴서 및 마이컴 내부에서 수행되는 특정 내부프로그램을 이용하거나 상기 내부 프로그램만을 이용하여 정확하고 안정되게 확장시켜, 별도의 추가 비용없이 온도계, 습도계, 미터계, 기타 제어장치 등을 보다 정밀하게 제어하고 계측량을 넓혀 사용할 수 있게 하는 출력값의 확장이 가능한 A/D 컨버터에 관한 것이다. 본 고안에 따르면, A/D 컨버터와 결합되는 원칩마이컴에서 수행되는 내부 프로그램과, 원칩마이컴에 저항이 직렬로 접속되고 상기 저항에 콘덴서가 각각 병렬로 접속되는 회로로 구성되는 A/D 컨버터가 제공된다.
Abstract:
The present invention relates to a high-resolution digital-to-analog converter and a control method therefor. More particularly, the present invention relates to a digital-to-analog converter which increases a resolution using a interpolation method without using analog signal synthesis and a control method therefor. A method for generating high-resolution analog signals which relates to an embodiment of the present invention includes: a step of inputting first digital information; a step of shifting a bit of the first digital information by a predetermined bit; a step of moving the shifted first digital information to a first digital-to-analog converter (DAC) register; a step of inputting second digital information; a step of moving the shifted first digital information to a second DAC register, shifting the second digital information by the predetermined bit and moving the shifted second digital information to the first DAC register according to a synchronous signal; a step of inputting third digital information; a step of extracting the third digital information shifted by the predetermined bit using the first digital information, second digital information, shifted first digital information, shifted second digital information and interpolation method; and a step of outputting the generated analog information using the shifted third digital information. [Reference numerals] (AA) Start; (BB) End; (S100) Step of inputting first digital information of a predetermined bit; (S200) Step of shifting bit of the first digital information; (S300) Step of moving the shifted first digital information to a first DAC register; (S400) Step of moving the shifted first digital information to a second DAC register, shifting the second digital information by the predetermined bit and moving the shifted second digital information to the first DAC register according to a synchronous signal; (S500) Step of moving the shifted first digital information to a third DAC register, moving the shifted second digital information to the second DAC register, shifting third digital information and moving the shifted third digital information to the first DAC register; (S600) Step of obtaining output information having a higher resolution using the first, second, third digital information and the shifted first, second and third digital information; (S700) Step of outputting analog information using the output information
Abstract:
PURPOSE: A resolution improving device and a method thereof using an analog to digital converter port inside a MCU are provided to improve the resolution of an analog signals inputted from outside. CONSTITUTION: A resolution improving device of an analog to digital converter (ADC) comprises a bisectional unit (110), an adding device (120), and a MCU (130). The bisectional part divides an analog input signal into 2 halves for outputting the signal of a sub part. The adding device adds the analog input signal to the signal of the sub part which is outputted from the bisectional part for outputting. The MCU receives the analog input signal through a first ADC port and receives the main part signal of the signal divided into 2 halves through a second ADC port or an input and output port. The MCU converts the main part signal into a digital signal when a signal is inputted through the input and output port and assigns 1 to an additional bit above the most significant bit for outputting. The MCU converts the analog signal into the digital signal when a signal is not inputted through the input and output port and assigns 0 to the additional bit above the most significant bit for outputting. [Reference numerals] (110) Bisection of a signal; (120) Adding device; (AA) Input signal; (BB) Upper signal of the bisectional signal
Abstract:
A multi channel analog-digital converting apparatus is provided to reduce the size of apparatus and cost by forming a channel group composed of a sampling switch with low resolution and a channel group composed of a sampling switch with high resolution. A multi channel analog-digital converting apparatus includes a first channel group(10), a second channel group(20), and a group sampling switch(30). The first channel group(10) is composed of sampling switches of a predetermined number of channels having first resolution. The second channel group(20) is composed of sampling switches of a predetermined number of channels having second resolution. One side of the group sampling switch(30) is connected with the output of the second channel group(20), and the other side thereof is connected with the output of the first channel group(10).
Abstract:
PURPOSE: A folding interpolation analog-digital converter is provided to process signals in a current mode by using a transistor and a resistor only without changing the conventional reference digital CMOS process. CONSTITUTION: The folding interpolation analog-digital converter of high speed and low electric power comprises a plurality of folding sections (1¯4) for receiving and pre-processing an analog signal (Ain) into folding signals of a sinewave having multi-cross points to output as a pair of positive and negative waves, an interpolation section (5) for outputting extra folding signals having cross points of even intervals from the folding signals generated from the two adjacent folding sections of the folding sections (1¯4), a comparison section (6) for comparing the pair of folding signals of the interpolation section (5) with the reference signal to output a lower-leveled signal, an upper-bit AD converting section (7) for comparing the analog signal (Ain) with the reference signal to output an upper-bit signal, a delayed time error correction section (8) for detecting a delay difference between the lower-bit signal outputted from the comparison section (6) and the output signals of the upper-bit AD converting section (7), and a digital encoder (9) for outputting a digital signal (Dout) encoded by receiving the output signal of the comparison section (6).