-
公开(公告)号:US20210118750A1
公开(公告)日:2021-04-22
申请号:US17134465
申请日:2020-12-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Po-Jen Chuang , Yu-Ren Wang , Chi-Mao Hsu , Chia-Ming Kuo , Guan-Wei Huang , Chun-Hsien Lin
IPC: H01L21/8238 , H01L27/092 , H01L21/762
Abstract: A method for fabricating semiconductor device includes the steps of first providing a substrate having a fin-shaped structure thereon, forming a single diffusion break (SDB) structure in the substrate to divide the fin-shaped structure into a first portion and a second portion, and then forming more than one gate structures such as a first gate structure and a second gate structure on the SDB structure. Preferably, each of the first gate structure and the second gate structure overlaps the fin-shaped structure and the SDB structure.
-
公开(公告)号:US10892194B2
公开(公告)日:2021-01-12
申请号:US16914483
申请日:2020-06-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/00 , H01L21/8238 , H01L27/092 , H01L21/762
Abstract: A semiconductor device includes a fin-shaped structure on a substrate, a single diffusion break (SDB) structure in the fin-shaped structure to divide the fin-shaped structure into a first portion and a second portion, and a gate structure on the SDB structure. Preferably, the SDB structure includes silicon oxycarbonitride (SiOCN), a concentration portion of oxygen in SiOCN is between 30% to 60%, and the gate structure includes a metal gate having a n-type work function metal layer or a p-type work function metal layer.
-
公开(公告)号:US20200176331A1
公开(公告)日:2020-06-04
申请号:US16782083
申请日:2020-02-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/8238 , H01L27/092 , H01L21/762
Abstract: A semiconductor device includes a fin-shaped structure on a substrate, a single diffusion break (SDB) structure in the fin-shaped structure to divide the fin-shaped structure into a first portion and a second portion, and a gate structure on the SDB structure. Preferably, the SDB structure includes silicon oxycarbonitride (SiOCN), a concentration portion of oxygen in SiOCN is between 30% to 60%, and the gate structure includes a metal gate.
-
公开(公告)号:US10651174B2
公开(公告)日:2020-05-12
申请号:US16412337
申请日:2019-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234 , H01L29/51
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
公开(公告)号:US10446667B2
公开(公告)日:2019-10-15
申请号:US16404749
申请日:2019-05-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Yi-Liang Ye , Sung-Yuan Tsai , Chun-Wei Yu , Yu-Ren Wang , Zhen Wu , Tai-Yen Lin
IPC: H01L21/00 , H01L29/66 , H01L21/768 , H01L21/3065 , H01L21/306 , H01L21/285 , H01L29/78 , H01L21/265 , H01L29/08 , H01L21/02 , H01L21/3115
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; performing a first etching process to form a recess adjacent to the first gate structure; performing an ion implantation process to form an amorphous layer directly under the recess; performing a second etching process to remove the amorphous layer; and forming an epitaxial layer in the recess.
-
公开(公告)号:US20190279979A1
公开(公告)日:2019-09-12
申请号:US16412337
申请日:2019-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
公开(公告)号:US10332750B2
公开(公告)日:2019-06-25
申请号:US15820443
申请日:2017-11-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Hsu Ting , Chung-Fu Chang , Shi-You Liu , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L21/3105 , H01L29/78 , H01L29/66 , H01L21/02 , H01L21/265 , H01L29/165 , H01L21/266 , H01L21/324 , H01L29/08
Abstract: A method for fabricating a semiconductor device. A gate is formed on a substrate. A spacer is formed on each sidewall of the gate. A hard mask layer is formed on the spacer. A recessed region is formed in the substrate and adjacent to the hard mask layer. An epitaxial layer is formed in the recessed region. The substrate is subjected to an ion implantation process to bombard particle defects on the hard mask layer with inert gas ions. An annealing process is performed to repair damages to the epitaxial layer caused by the ion implantation process. The hard mask layer is then removed.
-
公开(公告)号:US10079143B2
公开(公告)日:2018-09-18
申请号:US15636660
申请日:2017-06-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsu Ting , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L21/02 , H01L27/088 , H01L21/8234 , H01L29/06 , H01L21/311
CPC classification number: H01L21/0206 , H01L21/31111 , H01L21/31116 , H01L21/823431 , H01L21/823481 , H01L21/845 , H01L27/0886 , H01L27/1211 , H01L29/0657
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes fin shaped structures and a recessed insulating layer. The fin shaped structures are disposed on a substrate. The recessed insulating layer covers a bottom portion of each of the fin shaped structures to expose a top portion of each of the fin shaped structures. The recessed insulating layer has a curve surface and a wicking structure is defined between a peak and a bottom of the curve surface. The wicking structure is disposed between the fin shaped structures and has a height being about 1/12 to 1/10 of a height of the top portion of the fin shaped structures.
-
公开(公告)号:US20180182862A1
公开(公告)日:2018-06-28
申请号:US15391048
申请日:2016-12-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Hui Lin , Keng-Jen Lin , Yu-Ren Wang
IPC: H01L29/66 , H01L21/762 , H01L21/3205 , H01L21/321 , H01L21/3213
CPC classification number: H01L29/66545 , H01L21/32055 , H01L21/321 , H01L21/32135 , H01L21/76224 , H01L21/823481 , H01L29/66795 , H01L29/785
Abstract: A method for forming a semiconductor structure includes the following steps. First, a preliminary structure is provided. The preliminary structure includes a substrate and a plurality of fins formed on the substrate. Then, a first polysilicon layer is formed on the substrate. The first polysilicon layer covers at least portions of the fins. An amorphous silicon layer is formed on the first polysilicon layer.
-
公开(公告)号:US09899520B2
公开(公告)日:2018-02-20
申请号:US14978409
申请日:2015-12-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/033
CPC classification number: H01L29/7848 , H01L21/0245 , H01L21/02636 , H01L21/0332 , H01L29/6656 , H01L29/66636 , H01L29/7834
Abstract: A method for forming a semiconductor device includes steps as follows: Firstly, a semiconductor substrate having a circuit element with at least one spacer formed thereon is provided. Next, an acid treatment is performed on a surface of the spacer. A disposable layer is then formed on the circuit element and the spacer. Thereafter, an etching process is performed to form at least one recess in the semiconductor substrate adjacent to the circuit element. Subsequently, a selective epitaxial growth (SEG) process is performed to form an epitaxial layer in the recess.
-
-
-
-
-
-
-
-
-