METHOD FOR FORMING SEMICONDUCTOR DEVICE

    公开(公告)号:US20170084721A1

    公开(公告)日:2017-03-23

    申请号:US14862165

    申请日:2015-09-23

    Abstract: A method of forming a semiconductor device includes following steps. Firstly, a gate structure is formed on a substrate, and two source/drain regions are formed. Then, a contact etching stop layer (CESL) is formed to cover the source/drain regions, and a first interlayer dielectric (ILD) layer is formed on the CESL. Next, a replace metal gate process is performed to form a metal gate and a capping layer on the metal gate, and a second ILD layer is formed on the first ILD layer. Following these, a first opening is formed in the second and first ILD layers to partially expose the CESL, and a second opening is formed in the second ILD to expose the capping layer. Finally, the CESL and the capping layer are simultaneously removed.

    SEMICONDUCTOR STRUCTURE
    153.
    发明申请
    SEMICONDUCTOR STRUCTURE 审中-公开
    半导体结构

    公开(公告)号:US20170077257A1

    公开(公告)日:2017-03-16

    申请号:US14880275

    申请日:2015-10-11

    CPC classification number: H01L29/4966 H01L29/42376

    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes a substrate, and an interlayer dielectric disposed on the substrate which has agate structure therein. The gate structure further includes a gate electrode with a protruding portion, and a gate dielectric layer disposed between the gate electrode and the substrate. A spacer is disposed between the interlayer dielectric and the gate electrode. An insulating cap layer is disposed atop the gate electrode and encompasses the top and the sidewall of the protruding portion.

    Abstract translation: 公开了半导体结构。 半导体结构包括衬底和设置在其上具有玛瑙结构的衬底上的层间电介质。 栅极结构还包括具有突出部分的栅极电极和设置在栅极电极和衬底之间的栅极电介质层。 间隔物设置在层间电介质和栅电极之间。 绝缘盖层设置在栅极顶部并且包围突出部分的顶部和侧壁。

    Semiconductor structure and manufacturing method thereof
    155.
    发明授权
    Semiconductor structure and manufacturing method thereof 有权
    半导体结构及其制造方法

    公开(公告)号:US09543211B1

    公开(公告)日:2017-01-10

    申请号:US14864881

    申请日:2015-09-25

    Abstract: A manufacturing method of a semiconductor structure includes the following steps. Gate structures are formed on a semiconductor substrate. A source/drain contact is formed between two adjacent gate structures. The source/drain contact is recessed by a recessing process. A top surface of the source/drain contact is lower than a top surface of the gate structure after the recessing process. A stop layer is formed on the gate structures and the source/drain contact after the recessing process. A top surface of the stop layer on the source/drain contact is lower than the top surface of the gate structure. A semiconductor structure includes the semiconductor substrate, the gate structures, a gate contact structure, and the source/drain contact. The source/drain contact is disposed between two adjacent gate structures, and the top surface of the source/drain contact is lower than the top surface of the gate structure.

    Abstract translation: 半导体结构的制造方法包括以下步骤。 栅极结构形成在半导体衬底上。 在两个相邻栅极结构之间形成源极/漏极接触。 源极/漏极接触器通过凹陷工艺凹陷。 源极/漏极接触件的顶表面在凹陷过程之后低于栅极结构的顶表面。 在凹陷过程之后,在栅极结构和源极/漏极触点上形成阻挡层。 源极/漏极接触点上的阻挡层的顶表面低于栅极结构的顶表面。 半导体结构包括半导体衬底,栅极结构,栅极接触结构和源极/漏极接触。 源极/漏极触点设置在两个相邻的栅极结构之间,源极/漏极接触的顶表面低于栅极结构的顶部表面。

    Semiconductor devices having metal gate and method for manufacturing semiconductor devices having metal gate
    157.
    发明授权
    Semiconductor devices having metal gate and method for manufacturing semiconductor devices having metal gate 有权
    具有金属栅极的半导体器件和具有金属栅极的半导体器件的制造方法

    公开(公告)号:US09530778B1

    公开(公告)日:2016-12-27

    申请号:US14834439

    申请日:2015-08-25

    Abstract: Semiconductor devices having metal gate include a substrate, a first nFET device formed thereon, and a second nFET device formed thereon. The first nFET device includes a first n-metal gate, and the first n-metal gate includes a third bottom barrier metal layer and an n type work function metal layer. The n type work function metal layer directly contacts the third bottom barrier layer. The second nFET device includes a second n-metal gate and the second n-metal gate includes a second bottom barrier metal layer, the n type work function metal layer, and a third p type work function metal layer sandwiched between the second bottom barrier metal layer and the n type work function metal layer. The third p type work function metal layer of the second nFET device and the third bottom barrier metal layer of the first nFET device include a same material.

    Abstract translation: 具有金属栅极的半导体器件包括衬底,其上形成的第一nFET器件和形成在其上的第二nFET器件。 第一nFET器件包括第一n型金属栅极,并且第一n型金属栅极包括第三底部阻挡金属层和n型功函数金属层。 n型功函数金属层直接接触第三底层阻挡层。 第二nFET器件包括第二n型金属栅极,第二n型金属栅极包括第二底部阻挡金属层,n型功函数金属层和夹在第二底部阻挡金属之间的第三p型功函数金属层 层和n型功函数金属层。 第二nFET器件的第三p型功函数金属层和第一nFET器件的第三底阻挡金属层包括相同的材料。

Patent Agency Ranking