-
公开(公告)号:US11682728B2
公开(公告)日:2023-06-20
申请号:US17073038
申请日:2020-10-16
Applicant: United Microelectronics Corp. , Chun-Ya Chiu , Chih-Kai Hsu , Chin-Hung Chen , Chia-Jung Hsu , Ssu-I Fu , Yu-Hsiang Lin
Inventor: Chun-Ya Chiu , Chih-Kai Hsu , Chin-Hung Chen , Chia-Jung Hsu , Ssu-I Fu , Yu-Hsiang Lin
IPC: H01L29/78 , H01L29/08 , H01L29/165 , H01L29/267 , H01L29/66 , H01L21/02
CPC classification number: H01L29/7848 , H01L21/02521 , H01L21/02532 , H01L29/0847 , H01L29/165 , H01L29/267 , H01L29/66636
Abstract: The disclosure discloses a structure of high-voltage (HV) transistor which includes a substrate. An epitaxial doped structure with a first conductive type is formed in the substrate, wherein a top portion of the epitaxial doped structure includes a top undoped epitaxial layer. A gate structure is disposed on the substrate and at least overlapping with the top undoped epitaxial layer. A source/drain (S/D) region with a second conductive type is formed in the epitaxial doped structure at a side of the gate structure. The first conductive type is different from the second conductive type.
-
公开(公告)号:US20220093741A1
公开(公告)日:2022-03-24
申请号:US17511579
申请日:2021-10-27
Applicant: United Microelectronics Corp.
Inventor: Chia-Jung Hsu , Chin-Hung Chen , Chun-Ya Chiu , Chih-Kai Hsu , Ssu-I Fu , Tsai-Yu Wen , Shi You Liu , Yu-Hsiang Lin
IPC: H01L29/10 , H01L21/265 , H01L29/06 , H01L29/167
Abstract: A structure of semiconductor device is provided, including a substrate. First and second trench isolations are disposed in the substrate. A height of a portion of the substrate is between a top and a bottom of the first and second trench isolations. A gate insulation layer is disposed on the portion of the substrate between the first and second trench isolations. A first germanium (Ge) doped layer region is disposed in the portion of the substrate just under the gate insulation layer. A second Ge doped layer region is in the portion of the substrate, overlapping with the first Ge doped layer region to form a Ge gradient from high to low along a depth direction under the gate insulation layer. A fluorine (F) doped layer region is in the portion of the substrate, lower than and overlapping with the first germanium doped layer region.
-
公开(公告)号:US11152515B2
公开(公告)日:2021-10-19
申请号:US16572556
申请日:2019-09-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chun-Ya Chiu , Chia-Jung Hsu , Yu-Hsiang Lin
IPC: H01L29/786 , H01L29/06 , H01L29/423 , H01L29/66 , H01L21/306 , H01L21/02
Abstract: A manufacturing method of a semiconductor device includes the following steps. An opening is formed penetrating a dielectric layer on a semiconductor substrate. A stacked structure is formed on the dielectric layer. The stacked structure includes a first semiconductor layer partly formed in the opening and partly formed on the dielectric layer, a sacrificial layer formed on the first semiconductor layer, and a second semiconductor layer formed on the sacrificial layer. A patterning process is performed for forming a fin-shaped structure including the first semiconductor layer, the sacrificial layer, and the second semiconductor layer. An etching process is performed to remove the sacrificial layer in the fin-shaped structure. The first semiconductor layer in the fin-shaped structure is etched to become a first semiconductor wire by the etching process. The second semiconductor layer in the fin-shaped structure is etched to become a second semiconductor wire by the etching process.
-
公开(公告)号:US20240395909A1
公开(公告)日:2024-11-28
申请号:US18791454
申请日:2024-08-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chia-Jung Hsu , Yu-Hsiang Lin
IPC: H01L29/66 , H01L21/033 , H01L21/308 , H01L21/8234 , H01L21/8238 , H01L21/84 , H01L27/06 , H01L27/088 , H01L27/12 , H01L29/78
Abstract: A method for fabricating semiconductor device includes: forming a first semiconductor layer and an insulating layer on a substrate; removing the insulating layer and the first semiconductor layer to form openings; forming a second semiconductor layer in the openings; and patterning the second semiconductor layer, the insulating layer, and the first semiconductor layer to form fin-shaped structures.
-
公开(公告)号:US11990507B2
公开(公告)日:2024-05-21
申请号:US17403578
申请日:2021-08-16
Applicant: United Microelectronics Corp.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chun-Ya Chiu , Chia-Jung Hsu , Yu-Hsiang Lin
CPC classification number: H01L29/0653 , H01L29/1095 , H01L29/7816
Abstract: A high voltage transistor structure including a substrate, a first isolation structure, a second isolation structure, a gate structure, a first source and drain region, and a second source and drain region is provided. The first isolation structure and the second isolation structure are disposed in the substrate. The gate structure is disposed on the substrate, at least a portion of the first isolation structure, and at least a portion of the second isolation structure. The first source and drain region and the second source and drain region are located in the substrate on two sides of the first isolation structure and the second isolation structure. The depth of the first isolation structure is greater than the depth of the second isolation structure.
-
公开(公告)号:US20230268346A1
公开(公告)日:2023-08-24
申请号:US17700475
申请日:2022-03-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Ya Chiu , Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Lin , Chien-Ting Lin , Chia-Jung Hsu , Chin-Hung Chen
IPC: H01L27/092 , H01L21/02 , H01L21/3105 , H01L21/8238
CPC classification number: H01L27/0922 , H01L21/0214 , H01L21/02164 , H01L21/02271 , H01L21/31053 , H01L21/823821 , H01L21/823878 , H01L27/0924
Abstract: A method for fabricating a semiconductor device includes the steps of: providing a substrate having a high-voltage (HV) region and a low-voltage (LV) region; forming a base on the HV region and fin-shaped structures on the LV region; forming a first insulating around the fin-shaped structures; removing the base, the first insulating layer, and part of the fin-shaped structures to form a first trench in the HV region and a second trench in the LV region; forming a second insulating layer in the first trench and the second trench; and planarizing the second insulating layer to form a first shallow trench isolation (STI) on the HV region and a second STI on the LV region.
-
公开(公告)号:US20230197710A1
公开(公告)日:2023-06-22
申请号:US17585582
申请日:2022-01-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Lin , Chien-Ting Lin , Chia-Jung Hsu , Chun-Ya Chiu , Chin-Hung Chen
IPC: H01L27/02 , H01L29/417 , H01L29/78 , H01L29/66 , H01L29/06
CPC classification number: H01L27/0266 , H01L29/41791 , H01L29/7851 , H01L29/66795 , H01L29/0653
Abstract: A method for fabricating a semiconductor device includes first providing a substrate having a high-voltage (HV) region, a medium-voltage (MV) region, and a low-voltage (LV) region, forming a HV device on the HV region, and forming a LV device on the LV region. Preferably, the HV device includes a first base on the substrate, a first gate dielectric layer on the first base, and a first gate electrode on the first gate dielectric layer. The LV device includes a fin-shaped structure on the substrate, and a second gate electrode on the fin-shaped structure, in which a top surface of the first gate dielectric layer is lower than a top surface of the fin-shaped structure.
-
公开(公告)号:US20230047580A1
公开(公告)日:2023-02-16
申请号:US17403578
申请日:2021-08-16
Applicant: United Microelectronics Corp.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chun-Ya Chiu , Chia-Jung Hsu , Yu-Hsiang Lin
Abstract: A high voltage transistor structure including a substrate, a first isolation structure, a second isolation structure, a gate structure, a first source and drain region, and a second source and drain region is provided. The first isolation structure and the second isolation structure are disposed in the substrate. The gate structure is disposed on the substrate, at least a portion of the first isolation structure, and at least a portion of the second isolation structure. The first source and drain region and the second source and drain region are located in the substrate on two sides of the first isolation structure and the second isolation structure. The depth of the first isolation structure is greater than the depth of the second isolation structure.
-
公开(公告)号:US20230037410A1
公开(公告)日:2023-02-09
申请号:US17406028
申请日:2021-08-18
Applicant: United Microelectronics Corp.
Inventor: Chun-Ya Chiu , Ssu-I Fu , Chih-Kai Hsu , Chin-Hung Chen , Chia-Jung Hsu , Yu-Hsiang Lin
Abstract: A high voltage transistor structure including a substrate, a first drift region, a second drift region, a first cap layer, a second cap layer, a gate structure, a first source and drain region, and a second source and drain region is provided. The first and second drift regions are disposed in the substrate. The first and second cap layers are respectively disposed on the first and second drift regions. The gate structure is disposed on the substrate and located over at least a portion of the first drift region and at least a portion of the second drift region. The first and second source and drain regions are respectively disposed in the first and second drift regions and located on two sides of the gate structure. The size of the first drift region and the size of the second drift region are asymmetric.
-
公开(公告)号:US11145733B1
公开(公告)日:2021-10-12
申请号:US17033919
申请日:2020-09-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Chih-Kai Hsu , Ssu-I Fu , Chia-Jung Hsu , Chun-Ya Chiu , Yu-Hsiang Lin , Po-Wen Su , Chung-Fu Chang , Guang-Yu Lo , Chun-Tsen Lu
IPC: H01L29/423 , H01L29/40 , H01L21/308 , H01L29/51 , H01L29/66 , H01L21/311 , H01L21/28 , H01L29/78
Abstract: The present invention discloses a method for forming a semiconductor device with a reduced silicon horn structure. After a pad nitride layer is removed from a substrate, a hard mask layer is conformally deposited over the substrate. The hard mask layer is then etched and trimmed to completely remove a portion of the hard mask layer from an active area and a portion of the hard mask layer from an oblique sidewall of a protruding portion of a trench isolation region around the active area. The active area is then etched to form a recessed region. A gate dielectric layer is formed in the recessed region and a gate electrode layer is formed on the gate dielectric layer.
-
-
-
-
-
-
-
-
-