-
公开(公告)号:US20220392850A1
公开(公告)日:2022-12-08
申请号:US17369936
申请日:2021-07-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Chin-Chia Yang , Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai
IPC: H01L23/00 , H01L23/522 , H01L29/417 , H01L21/02
Abstract: A warpage-reducing semiconductor structure includes a wafer. The wafer includes a front side and a back side. Numerous semiconductor elements are disposed at the front side. A silicon oxide layer is disposed at the back side. A UV-transparent silicon nitride layer covers and contacts the silicon oxide layer. The refractive index of the UV-transparent silicon nitride layer is between 1.55 and 2.10.
-
公开(公告)号:US20220238800A1
公开(公告)日:2022-07-28
申请号:US17180876
申请日:2021-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai , Da-Jun Lin , Chau-Chung Hou , Wei-Xin Gao
Abstract: A method for fabricating a semiconductor device includes the steps of: providing a substrate, wherein the substrate comprises a MRAM region and a logic region; forming a magnetic tunneling junction (MTJ) on the MRAM region; forming a top electrode on the MTJ; and then performing a flowable chemical vapor deposition (FCVD) process to form a first inter-metal dielectric (IMD) layer around the top electrode and the MTJ.
-
公开(公告)号:US20210288107A1
公开(公告)日:2021-09-16
申请号:US17336279
申请日:2021-06-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Tai-Cheng Hou , Yu-Tsung Lai , Jiunn-Hsiung Liao
Abstract: A semiconductor device includes a first magnetic tunneling junction (MTJ) and a second MTJ on a substrate, a first top electrode on the first MTJ and a second top electrode on the second MTJ, a passivation layer between the first MTJ and the second MTJ, and an ultra low-k (ULK) dielectric layer on and directly contacting the passivation layer and around the first MTJ and the second MTJ. Preferably, a top surface of the passivation layer includes a V-shape and a valley point of the V-shape is higher than a bottom surface of the first top electrode.
-
公开(公告)号:US11121312B2
公开(公告)日:2021-09-14
申请号:US16563924
申请日:2019-09-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Tai-Cheng Hou , Bin-Siang Tsai , Ting-An Chien
Abstract: A method for fabricating semiconductor device includes the steps of: forming an inter-metal dielectric (IMD) layer on a substrate; forming a metal interconnection in the IMD layer; forming a magnetic tunneling junction (MTJ) on the metal interconnection; forming a top electrode on the MTJ; and forming a trapping layer on the top electrode for trapping hydrogen. Preferably, the trapping layer includes a concentration gradient, in which a concentration of hydrogen decreases from a top surface of the top electrode toward the MTJ.
-
公开(公告)号:US11056536B2
公开(公告)日:2021-07-06
申请号:US16544923
申请日:2019-08-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Tai-Cheng Hou , Yu-Tsung Lai , Jiunn-Hsiung Liao
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first magnetic tunneling junction (MTJ) and a second MTJ on a substrate; forming a first top electrode on the first MTJ and a second top electrode on the second MTJ; forming a passivation layer on the first MTJ and the second MTJ; removing part of the passivation layer so that a top surface of all of the remaining passivation layer is lower than a top surface of the first electrode; and forming a ultra low-k (ULK) dielectric layer on the first MTJ and the second MTJ.
-
公开(公告)号:US20250142958A1
公开(公告)日:2025-05-01
申请号:US18534754
申请日:2023-12-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Da-Jun Lin , Bin-Siang Tsai , Fu-Yu Tsai
IPC: H01L27/12 , H01L21/02 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/66 , H01L29/792
Abstract: A semiconductor structure includes a SOI substrate having a device layer and a buried oxide layer contiguous with the device layer; a transistor disposed on the device layer; a dielectric layer surrounding the transistor; an interconnect structure disposed on the dielectric layer and electrically connected to a gate of the transistor; a charge trapping layer contiguous with the buried oxide layer; a capping layer contiguous with the charge trapping layer; and a conductive via penetrating through the capping layer, the charge trapping layer, the buried oxide layer, the device layer, and the dielectric layer. The conductive via is electrically connected to the interconnect structure.
-
公开(公告)号:US20250140666A1
公开(公告)日:2025-05-01
申请号:US18539321
申请日:2023-12-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Bin-Siang Tsai , Fu-Yu Tsai , Tai-Cheng Hou
IPC: H01L23/498 , H01L23/00 , H01L23/31
Abstract: A semiconductor package includes a RDL interposer having a first surface and a second surface; fanout pads and peripheral pads on the second surface; a first semiconductor die on the first surface and electrically connected to the fanout pads; a molding compound surrounding the first semiconductor die and the first surface of the RDL interposer; through mold vias in the molding compound around the first semiconductor die; peripheral solder bumps within the through mold vias and directly disposed on the peripheral pads; through silicon via pads on the rear surface of the first semiconductor die; a second semiconductor die bonded to the through silicon via pads of the first semiconductor die and the peripheral solder bumps within the through mold vias.
-
公开(公告)号:US20250062222A1
公开(公告)日:2025-02-20
申请号:US18379668
申请日:2023-10-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Da-Jun Lin , Fu-Yu Tsai , Bin-Siang Tsai
IPC: H01L23/522 , H01L21/768
Abstract: The present disclosure is related to a semiconductor device and a fabricating method thereof, and the semiconductor device includes a first dielectric layer and a first conductive structure. The first dielectric layer includes a stacked structure including a low-k dielectric layer, an etching stop layer, and a carbon-rich dielectric layer between the low-k dielectric layer and the etching stop layer, wherein a carbon concentration within the carbon-rich dielectric layer is above 15%. The first conductive structure is disposed in the first dielectric layer.
-
公开(公告)号:US20240081154A1
公开(公告)日:2024-03-07
申请号:US18504176
申请日:2023-11-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai , Da-Jun Lin , Chau-Chung Hou , Wei-Xin Gao
Abstract: A method for fabricating a semiconductor device includes the steps of: providing a substrate, wherein the substrate comprises a MRAM region and a logic region; forming a magnetic tunneling junction (MTJ) on the MRAM region; forming a top electrode on the MTJ; and then performing a flowable chemical vapor deposition (FCVD) process to form a first inter-metal dielectric (IMD) layer around the top electrode and the MTJ.
-
公开(公告)号:US20240032433A1
公开(公告)日:2024-01-25
申请号:US18376820
申请日:2023-10-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Tai-Cheng Hou , Bin-Siang Tsai , Ting-An Chien
Abstract: A semiconductor device includes a magnetic tunneling junction (MTJ) on a substrate, a top electrode on the MTJ, a trapping layer in the top electrode for trapping hydrogen, a first inter-metal dielectric (IMD) layer on the MTJ, and a first metal interconnection in the first IMD layer and on the top electrode. Preferably, a top surface of the trapping layer is lower than a bottom surface of the first IMD layer.
-
-
-
-
-
-
-
-
-