-
公开(公告)号:US20210351342A1
公开(公告)日:2021-11-11
申请号:US16871779
申请日:2020-05-11
Applicant: Applied Materials, Inc.
Inventor: Minrui YUI , Wenhui WANG , Jaesoo AHN , Jong Mun KIM , Sahil PATEL , Lin XUE , Chando PARK , Mahendra PAKALA , Chentsau Chris YING , Huixiong DAI , Christopher S. Ngai
Abstract: Embodiments of the present disclosure generally include spin-orbit torque magnetoresistive random-access memory (SOT-MRAM) devices and methods of manufacture thereof. The SOT-MRAM devices described herein include an SOT layer laterally aligned with a magnetic tunnel junction (MTJ) stack and formed over a trench in an interconnect. Thus, the presence of the SOT layer outside the area of the MTJ stack is eliminated, and electric current passes from the interconnect to the SOT layer by SOT-interconnect overlap. The devices and methods described herein reduce the formation of shunting current and enable the MTJ to self-align with the SOT layer in a single etching process.
-
公开(公告)号:US20230389441A1
公开(公告)日:2023-11-30
申请号:US18231414
申请日:2023-08-08
Applicant: Applied Materials, Inc.
Inventor: Minrui YU , Wenhui WANG , Jaesoo AHN , Jong Mun KIM , Sahil PATEL , Lin XUE , Chando PARK , Mahendra PAKALA , Chentsau Chris YING , Huixiong DAI , Christopher S. NGAI
CPC classification number: H10N50/10 , G01R33/098 , G11C11/161 , G01R33/095 , H10B61/00 , H10N50/85 , H10N52/01 , H10N52/80
Abstract: Embodiments of the present disclosure generally include spin-orbit torque magnetoresistive random-access memory (SOT-MRAM) devices and methods of manufacture thereof. The SOT-MRAM devices described herein include an SOT layer laterally aligned with a magnetic tunnel junction (MTJ) stack and formed over a trench in an interconnect. Thus, the presence of the SOT layer outside the area of the MTJ stack is eliminated, and electric current passes from the interconnect to the SOT layer by SOT-interconnect overlap. The devices and methods described herein reduce the formation of shunting current and enable the MTJ to self-align with the SOT layer in a single etching process.
-
公开(公告)号:US20240355673A1
公开(公告)日:2024-10-24
申请号:US18136970
申请日:2023-04-20
Applicant: Applied Materials, Inc.
Inventor: Wei LEI , Sahil PATEL , Yixiong YANG , Yu LEI , Shiyu YUE , Yi XU , Tuerxun AILIHUMAER , Juhyun OH , Xianmin TANG , Rongjun WANG
IPC: H01L21/768 , H01L23/522 , H01L23/532
CPC classification number: H01L21/76843 , H01L21/76877 , H01L23/5226 , H01L23/53266 , C23C14/18 , H01L21/02063 , H01L21/28568
Abstract: Semiconductor devices and methods for molybdenum fill in semiconductor devices are provided. In one aspect, a method for processing a semiconductor device substrate is provided. The method includes exposing at least one feature formed in a dielectric layer to a grain modification layer deposition process to deposit a grain modification layer over at least a portion of the at least one feature. The at least one feature is defined by sidewall surfaces formed in the dielectric layer and a bottom surface extending between the sidewall surfaces. The method further includes exposing the at least one feature to a molybdenum deposition process to form a molybdenum-fill layer on the grain modification layer, wherein the grain modification layer comprises a metal different from molybdenum.
-
4.
公开(公告)号:US20240145300A1
公开(公告)日:2024-05-02
申请号:US17977411
申请日:2022-10-31
Applicant: Applied Materials, Inc.
Inventor: Sahil PATEL , Wei LEI , Xingyao GAO , Shirish A. PETHE , Yu LEI
IPC: H01L21/768 , H01L21/3205 , H01L21/67 , H01L21/677
CPC classification number: H01L21/76841 , H01L21/32051 , H01L21/67017 , H01L21/67706
Abstract: Methods and apparatus for processing a substrate are provided. In some embodiments, a method includes: depositing a metal buffer layer on a substrate and within a feature disposed in a dielectric layer of the substrate. The buffer layer is deposited using a first physical vapor deposition (PVD) process at a chamber pressure of less than 500 mTorr while applying less than or equal to 0.08 watts/cm2 of RF bias power to the substrate if the chamber pressure is less than or equal to 3 mTorr and applying less than or equal to 0.8 watts/cm2 of RF bias power to the substrate if the chamber pressure is greater than 3 mTorr. A metal liner layer is deposited atop the buffer layer using a second PVD process at a chamber pressure of less than or equal to 3 mTorr while applying greater than 0.08 watts/cm2 of RF bias power to the substrate.
-
-
-