Integrated circuit device substrates having packaged inductors thereon
    1.
    发明授权
    Integrated circuit device substrates having packaged inductors thereon 有权
    集成电路器件衬底,其上具有封装的电感器

    公开(公告)号:US09478599B1

    公开(公告)日:2016-10-25

    申请号:US14586525

    申请日:2014-12-30

    Abstract: An integrated circuit device includes an integrated circuit substrate having an at least two piece package thereon. The package has a sealed cavity therein and a patterned metal inductor in the cavity. The inductor has at least a first terminal electrically coupled to a portion of the integrated circuit substrate by an electrically conductive via, which extends at least partially through the package. The package, which may include a material selected from a group consisting of glass and ceramics, includes a base and a cap sealed to the base. The metal inductor includes a metal layer patterned on at least one of the cap and base of the package. The base may also include first and second electrically conductive vias therein, which are electrically connected to first and second terminals of the inductor.

    Abstract translation: 集成电路器件包括其上具有至少两个片的封装的集成电路衬底。 封装在其中具有密封腔,并且在空腔中具有图案化的金属电感器。 电感器具有至少第一端子,该第一端子通过导电通孔电连接到集成电路基板的一部分,导电通孔至少部分延伸穿过封装。 可以包括从由玻璃和陶瓷组成的组中选择的材料的包装包括基部和与基部密封的盖。 金属电感器包括在封装的帽和底座中的至少一个上图案化的金属层。 基座还可以包括其中的第一和第二导电通孔,其电连接到电感器的第一和第二端子。

    Crystal oscillator fabrication methods using dual-deposition of mounting cement and dual-curing techniques
    2.
    发明授权
    Crystal oscillator fabrication methods using dual-deposition of mounting cement and dual-curing techniques 有权
    晶体振荡器制造方法采用双沉积安装水泥和双固化技术

    公开(公告)号:US09445536B1

    公开(公告)日:2016-09-13

    申请号:US14586534

    申请日:2014-12-30

    CPC classification number: H03B1/00 H03H3/02 H03H9/1021 H03H9/19 H03H2003/022

    Abstract: A crystal oscillator fabrication method includes depositing mounting cement onto first and second mounting pads on a substrate to thereby define first and second electrode adhesion bumps. First and second electrodes of a crystal oscillator are electrically connected to the first and second mounting pads by contacting the first and second electrodes to the first and second electrode adhesion bumps and then curing the adhesion bumps. Next, mounting cement is deposited onto the first electrode and onto a portion of the first electrode adhesion bump to thereby define a top electrode adhesion extension. The top electrode adhesion extension is then cured.

    Abstract translation: 一种晶体振荡器制造方法,包括在基板上的第一和第二安装焊盘上沉积水泥,从而限定第一和第二电极附着凸块。 晶体振荡器的第一和第二电极通过使第一和第二电极接触第一和第二电极粘附凸块,然后使粘附凸块固化而与第一和第二安装焊盘电连接。 接下来,将安装的水泥沉积到第一电极上并且沉积到第一电极粘附凸块的一部分上,从而限定顶部电极附着延伸。 然后固化顶部电极粘合延伸。

    Packaged integrated circuits having high-Q inductors therein and methods of forming same
    3.
    发明授权
    Packaged integrated circuits having high-Q inductors therein and methods of forming same 有权
    具有高Q电感器的封装集成电路及其形成方法

    公开(公告)号:US09397151B1

    公开(公告)日:2016-07-19

    申请号:US14136040

    申请日:2013-12-20

    Abstract: A packaged integrated circuit includes an integrated circuit substrate and a cap bonded to a surface of the integrated circuit substrate. The cap has a recess therein that is at least partially lined with at least one segment of an inductor. This inductor may be electrically coupled to an electrical component within the integrated circuit substrate. In some embodiments, the inductor is patterned to extend along a sidewall and interior top surface of the recess, which extends opposite the integrated circuit substrate. The inductor may include a plurality of arcuate-shaped segments and may be patterned to be symmetric about a center-tapped portion thereof. The cap may also include a magnetic material therein that increases an effective inductance of the inductor relative to an otherwise equivalent cap and inductor combination that is devoid of the magnetic material.

    Abstract translation: 封装的集成电路包括集成电路基板和结合到集成电路基板的表面的盖。 盖子在其中具有至少部分地衬有电感器的至少一个部分的凹部。 该电感器可以电耦合到集成电路基板内的电气部件。 在一些实施例中,电感器被图案化以沿着与集成电路基板相对延伸的凹部的侧壁和内部顶表面延伸。 电感器可以包括多个弧形段,并且可以被图案化成关于其中心抽头部分对称。 盖子还可以包括其中的磁性材料,其相对于没有磁性材料的否则相当的盖和电感器组合增加了电感器的有效电感。

    Integrated circuit device substrates having packaged crystal resonators thereon
    4.
    发明授权
    Integrated circuit device substrates having packaged crystal resonators thereon 有权
    在其上具有封装晶体谐振器的集成电路器件衬底

    公开(公告)号:US09306537B1

    公开(公告)日:2016-04-05

    申请号:US14586508

    申请日:2014-12-30

    CPC classification number: H03H9/17 H03B1/02 H03H9/0547 H03H9/1021

    Abstract: An integrated circuit device includes an integrated circuit substrate having a two piece package thereon. The package has a hermetically sealed cavity therein and a crystal resonator within the cavity. The crystal resonator includes at least one electrode electrically coupled to a portion of the integrated circuit substrate by an electrically conductive via, which extends at least partially through the package. The package may include a material selected from a group consisting of glass and ceramics. The crystal resonator includes a crystal blank and first and second electrodes on first and second opposing sides of the crystal blank. The package includes a base having a recess therein and a cap hermetically sealed to the base. The cap includes first and second electrical traces thereon, which are electrically connected to the first and second electrodes of the crystal resonator.

    Abstract translation: 集成电路器件包括其上具有两片封装的集成电路衬底。 该封装在其中具有气密密封腔,并且在腔内具有晶体谐振器。 晶体谐振器包括至少一个电极,其通过导电通孔电连接到集成电路基板的一部分,导电通孔至少部分延伸穿过封装。 包装可以包括从由玻璃和陶瓷组成的组中选择的材料。 晶体谐振器包括晶体坯料和晶体坯料的第一和第二相对侧上的第一和第二电极。 该包装包括其中具有凹部的底座和密封到底座的盖。 盖包括其上的第一和第二电迹线,其电连接到晶体谐振器的第一和第二电极。

Patent Agency Ranking