-
公开(公告)号:US20210407902A1
公开(公告)日:2021-12-30
申请号:US16913859
申请日:2020-06-26
Applicant: Intel Corporation
Inventor: Siddharth CHOUKSEY , Gilbert DEWEY , Nazila HARATIPOUR , Mengcheng LU , Jitendra Kumar JHA , Jack T. KAVALIEROS , Matthew V. METZ , Scott B. CLENDENNING , Eric Charles MATTSON
IPC: H01L23/522 , H01L23/528 , H01L23/532 , H01L29/78
Abstract: Embodiments disclosed herein include semiconductor devices with source/drain interconnects that include a barrier layer. In an embodiment the semiconductor device comprises a source region and a drain region. In an embodiment, a semiconductor channel is between the source region and the drain region, and a gate electrode is over the semiconductor channel. In an embodiment, the semiconductor device further comprises interconnects to the source region and the drain region. In an embodiment, the interconnects comprise a barrier layer, a metal layer, and a fill metal.
-
公开(公告)号:US20210167182A1
公开(公告)日:2021-06-03
申请号:US16700757
申请日:2019-12-02
Applicant: Intel Corporation
Inventor: Seung Hoon SUNG , Ashish Verma PENUMATCHA , Sou-Chi CHANG , Devin MERRILL , I-Cheng TUNG , Nazila HARATIPOUR , Jack T. KAVALIEROS , Ian A. YOUNG , Matthew V. METZ , Uygar E. AVCI , Chia-Ching LIN , Owen LOH , Shriram SHIVARAMAN , Eric Charles MATTSON
IPC: H01L29/51 , H01L29/78 , H01L29/66 , H01L27/088 , H01L29/423 , H01L21/8234
Abstract: A integrated circuit structure comprises a fin extending from a substrate. The fin comprises source and drain regions and a channel region between the source and drain regions. A multilayer high-k gate dielectric stack comprises at least a first high-k material and a second high-k material, the first high-k material extending conformally over the fin over the channel region, and the second high-k material conformal to the first high-k material, wherein either the first high-k material or the second high-k material has a modified material property different from the other high-k material, wherein the modified material property comprises at least one of ferroelectricity, crystalline phase, texturing, ordering orientation of the crystalline phase or texturing to a specific crystalline direction or plane, strain, surface roughness, and lattice constant and combinations thereof. A gate electrode ix over and on a topmost high-k material in the multilayer high-k gate dielectric stack. A selector element is above the metal layer.
-