-
1.
公开(公告)号:US20200303520A1
公开(公告)日:2020-09-24
申请号:US16361881
申请日:2019-03-22
Applicant: Intel Corporation
Inventor: Chieh-Jen KU , Bernhard SELL , Pei-Hua WANG , Nikhil MEHTA , Shu ZHOU , Jared STOEGER , Allen B. GARDINER , Akash GARG , Shem OGADHOH , Vinaykumar HADAGALI , Travis W. LAJOIE
IPC: H01L29/66 , H01L27/108 , H01L29/786
Abstract: An integrated circuit structure comprises one or more backend-of-line (BEOL) interconnects formed over a first ILD layer. An etch stop layer is over the one or more BEOL interconnects, the etch stop layer having a plurality of vias that are in contact with the one or more BEOL interconnects. An array of BEOL thin-film-transistors (TFTs) is over the etch stop layer, wherein adjacent ones of the BEOL TFTs are separated by isolation trench regions. The TFTs are aligned with at least one of the plurality of vias to connect to the one or more BEOL interconnects, wherein each of the BEOL TFTs comprise a bottom gate electrode, a gate dielectric layer over the bottom gate electrode, and an oxide-based semiconductor channel layer over the bottom gate electrode having source and drain regions therein. Contacts are formed over the source and drain regions of each of BEOL TFTs, wherein the contacts have a critical dimension of 35 nm or less, and wherein the BEOL TFTs have an absence of diluted hydro-fluoride (DHF).
-
公开(公告)号:US20240049450A1
公开(公告)日:2024-02-08
申请号:US18381119
申请日:2023-10-17
Applicant: Intel Corporation
Inventor: Travis W. LAJOIE , Abhishek A. SHARMA , Van H. LE , Chieh-Jen KU , Pei-Hua WANG , Jack T. KAVALIEROS , Bernhard SELL , Tahir GHANI , Gregory GEORGE , Akash GARG , Allen B. GARDINER , Shem OGADHOH , Juan G. ALZATE VINASCO , Umut ARSLAN , Fatih HAMZAOGLU , Nikhil MEHTA , Jared STOEGER , Yu-Wen HUANG , Shu ZHOU
CPC classification number: H10B12/315 , H01L27/1218 , H01L27/1222 , H01L27/1225 , H01L28/82 , H01L27/1248 , H01L27/1255 , H01L28/55 , H01L28/65 , H01L27/124 , H10B12/312 , H10B12/0335
Abstract: Embodiments herein describe techniques for a semiconductor device including a substrate. A first capacitor includes a first top plate and a first bottom plate above the substrate. The first top plate is coupled to a first metal electrode within an inter-level dielectric (ILD) layer to access the first capacitor. A second capacitor includes a second top plate and a second bottom plate, where the second top plate is coupled to a second metal electrode within the ILD layer to access the second capacitor. The second metal electrode is disjoint from the first metal electrode. The first capacitor is accessed through the first metal electrode without accessing the second capacitor through the second metal electrode. Other embodiments may be described and/or claimed.
-