-
公开(公告)号:US20040094830A1
公开(公告)日:2004-05-20
申请号:US10612744
申请日:2003-06-30
Applicant: Intel Corporation
Inventor: Quat T. Vu , Jian Li , Qing Ma , Maria V. Henao , Xiao-Chun Mu
IPC: H01L023/02
CPC classification number: H01L24/19 , H01L21/568 , H01L23/532 , H01L24/96 , H01L24/97 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/16225 , H01L2224/20 , H01L2224/92 , H01L2224/97 , H01L2924/01005 , H01L2924/01013 , H01L2924/01027 , H01L2924/01029 , H01L2924/01033 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/10253 , H01L2924/12042 , H01L2924/14 , H01L2924/15311 , H01L2924/18162 , H01L2924/19041 , Y10T29/4935 , H01L2224/96 , H01L2224/82 , H01L2924/00
Abstract: A microelectronic package including a microelectronic die disposed within an opening in a microelectronic packaging core, wherein an encapsulation material is disposed within portions of the opening not occupied by the microelectronic die. Build-up layers of dielectric materials and conductive traces are then fabricated on the microelectronic die, the encapsulant material, and the microelectronic package core to form the microelectronic package.