-
11.
公开(公告)号:US20140339652A1
公开(公告)日:2014-11-20
申请号:US14449157
申请日:2014-08-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Guang-Yaw Hwang , Chun-Hsien Lin , Hung-Ling Shih , Jiunn-Hsiung Liao , Zhi-Cheng Lee , Shao-Hua Hsu , Yi-Wen Chen , Cheng-Guo Chen , Jung-Tsung Tseng , Chien-Ting Lin , Tong-Jyun Huang , Jie-Ning Yang , Tsung-Lung Tsai , Po-Jui Liao , Chien-Ming Lai , Ying-Tsung Chen , Cheng-Yu Ma , Wen-Han Hung , Che-Hua Hsu
CPC classification number: H01L29/517 , H01L21/28088 , H01L21/823842 , H01L21/823857 , H01L29/4966 , H01L29/513 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7833 , H01L29/7843 , H01L29/7845 , H01L29/7846
Abstract: A semiconductor device with oxygen-containing metal gates includes a substrate, a gate dielectric layer and a multi-layered stack structure. The multi-layered stack structure is disposed on the substrate. At least one layer of the multi-layered stack structure includes a work function metal layer. The concentration of oxygen in the side of one layer of the multi-layered stack structure closer to the gate dielectric layer is less than that in the side of one layer of the multi-layered stack structure opposite to the gate dielectric layer.
Abstract translation: 具有含氧金属栅极的半导体器件包括衬底,栅介质层和多层堆叠结构。 多层堆叠结构设置在基板上。 多层堆叠结构的至少一层包括功函数金属层。 更靠近栅介质层的多层堆叠结构的一层侧的氧的浓度小于与栅介质层相反的多层堆叠结构的一层的一侧的浓度。
-
公开(公告)号:US20140273371A1
公开(公告)日:2014-09-18
申请号:US14294152
申请日:2014-06-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Wei Hsu , Po-Cheng Huang , Ren-Peng Huang , Jie-Ning Yang , Chia-Lin Hsu , Teng-Chun Tsai , Chih-Hsun Lin , Chang-Hung Kung , Yen-Ming Chen , Yu-Ting Li
IPC: H01L27/06
CPC classification number: H01L27/0629
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a transistor region and a resistor region; forming a shallow trench isolation (STI) on the resistor region of the substrate; forming a tank in the STI; and forming a resistor in the tank and on two sides of the top surface of the STI outside the tank.
Abstract translation: 公开了半导体器件的制造方法。 该方法包括以下步骤:提供具有晶体管区域和电阻器区域的衬底; 在衬底的电阻器区域上形成浅沟槽隔离(STI); 在STI中形成坦克; 并且在罐内形成电阻器,并在罐外部的STI的上表面的两侧形成电阻器。
-
13.
公开(公告)号:US20130307084A1
公开(公告)日:2013-11-21
申请号:US13949230
申请日:2013-07-24
Applicant: United Microelectronics Corp.
Inventor: Chun-Mao Chiou , Ti-Bin Chen , Tsung-Min Kuo , Shyan-Liang Chou , Yao-Chang Wang , Chi-Sheng Tseng , Jie-Ning Yang , Po-Jui Liao
IPC: H01L27/06
CPC classification number: H01L27/0629
Abstract: A method of manufacturing a resistor integrated with a transistor having metal gate includes providing a substrate having a transistor region and a resistor region defined thereon, a transistor is positioned in the transistor region and a resistor is positioned in the resistor region; forming a dielectric layer exposing tops of the transistor and the resistor on the substrate; performing a first etching process to remove portions of the resistor to form two first trenches respectively at two opposite ends of the resistor; forming a patterned protecting layer in the resistor region; performing a second etching process to remove a dummy gate of the transistor to form a second trench in the transistor region; and forming a metal layer filling the first trenches and the second trench.
Abstract translation: 一种制造与具有金属栅极的晶体管集成的电阻器的方法包括提供具有晶体管区域和限定在其上的电阻器区域的衬底,晶体管位于晶体管区域中,并且电阻器位于电阻器区域中; 形成暴露所述晶体管顶部和所述基板上的所述电阻器的电介质层; 执行第一蚀刻工艺以去除电阻器的部分以分别在电阻器的两个相对端处形成两个第一沟槽; 在所述电阻器区域中形成图案化保护层; 执行第二蚀刻工艺以去除晶体管的伪栅极以在晶体管区域中形成第二沟槽; 以及形成填充所述第一沟槽和所述第二沟槽的金属层。
-
公开(公告)号:US20220077300A1
公开(公告)日:2022-03-10
申请号:US17524723
申请日:2021-11-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Jie-Ning Yang , Wen-Tsung Chang , Po-Wen Su , Kuan-Ying Lai , Bo-Yu Su , Chun-Mao Chiou , Yao-Jhan Wang
IPC: H01L29/49 , H01L29/423 , H01L29/66 , H01L21/8234 , H01L21/768 , H01L29/417
Abstract: A gate structure includes a substrate divided into an N-type transistor region and a P-type transistor region. An interlayer dielectric covers the substrate. A first trench is embedded in the interlayer dielectric within the N-type transistor region. A first gate electrode having a bullet-shaped profile is disposed in the first trench. A gate dielectric contacts the first trench. An N-type work function layer is disposed between the gate dielectric layer and the first gate electrode. A second trench is embedded in the interlayer dielectric within the P-type transistor region. A second gate electrode having a first mushroom-shaped profile is disposed in the second trench. The gate dielectric layer contacts the second trench. The N-type work function layer is disposed between the gate dielectric layer and the second gate electrode. A first P-type work function layer is disposed between the gate dielectric layer and the N-type work function layer.
-
公开(公告)号:US11205705B2
公开(公告)日:2021-12-21
申请号:US16205174
申请日:2018-11-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Jie-Ning Yang , Wen-Tsung Chang , Po-Wen Su , Kuan-Ying Lai , Bo-Yu Su , Chun-Mao Chiou , Yao-Jhan Wang
IPC: H01L29/49 , H01L29/423 , H01L29/66 , H01L21/8234 , H01L21/768 , H01L29/417
Abstract: A gate structure includes a substrate divided into an N-type transistor region and a P-type transistor region. An interlayer dielectric covers the substrate. A first trench is embedded in the interlayer dielectric within the N-type transistor region. A first gate electrode having a bullet-shaped profile is disposed in the first trench. A gate dielectric contacts the first trench. An N-type work function layer is disposed between the gate dielectric layer and the first gate electrode. A second trench is embedded in the interlayer dielectric within the P-type transistor region. A second gate electrode having a first mushroom-shaped profile is disposed in the second trench. The gate dielectric layer contacts the second trench. The N-type work function layer is disposed between the gate dielectric layer and the second gate electrode. A first P-type work function layer is disposed between the gate dielectric layer and the N-type work function layer.
-
公开(公告)号:US08940600B2
公开(公告)日:2015-01-27
申请号:US14294152
申请日:2014-06-03
Applicant: United Microelectronics Corp.
Inventor: Chun-Wei Hsu , Po-Cheng Huang , Ren-Peng Huang , Jie-Ning Yang , Chia-Lin Hsu , Teng-Chun Tsai , Chih-Hsun Lin , Chang-Hung Kung , Yen-Ming Chen , Yu-Ting Li
IPC: H01L27/06
CPC classification number: H01L27/0629
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a transistor region and a resistor region; forming a shallow trench isolation (STI) on the resistor region of the substrate; forming a tank in the STI; and forming a resistor in the tank and on two sides of the top surface of the STI outside the tank.
Abstract translation: 公开了半导体器件的制造方法。 该方法包括以下步骤:提供具有晶体管区域和电阻器区域的衬底; 在衬底的电阻器区域上形成浅沟槽隔离(STI); 在STI中形成坦克; 并且在罐内形成电阻器,并在罐外部的STI的顶表面的两侧形成电阻器。
-
公开(公告)号:US20140242770A1
公开(公告)日:2014-08-28
申请号:US13773635
申请日:2013-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hung Huang , Jie-Ning Yang , Yao-Chang Wang , Chi-Sheng Tseng , Po-Jui Liao , Shih-Chang Chang
IPC: H01L29/66
CPC classification number: H01L29/66545 , H01L21/76801 , H01L21/76834 , H01L29/4966 , H01L29/517 , H01L29/6653
Abstract: A semiconductor process includes the following step. A stacked structure is formed on a substrate. A contact etch stop layer is formed to cover the stacked structure and the substrate. A material layer is formed on the substrate and exposes a top part of the contact etch stop layer covering the stacked structure. The top part is redressed.
Abstract translation: 半导体工艺包括以下步骤。 在基板上形成层叠结构。 形成接触蚀刻停止层以覆盖层叠结构和基板。 在衬底上形成材料层并暴露覆盖层叠结构的接触蚀刻停止层的顶部。 顶部被纠正。
-
-
-
-
-
-