-
公开(公告)号:GB2296375B
公开(公告)日:1998-06-24
申请号:GB9425590
申请日:1994-12-19
Applicant: KOREA ELECTRONICS TELECOMM , KOREA TELECOMMUNICATION
Inventor: RYUM BYUNG-RYUL , CHO DEOK-HO , HAN TAE-HYEON , LEE SOO-MIN , KWON OH-JOON
IPC: H01L21/331 , H01L29/737
Abstract: Disclosed is a fabrication of a hetero-junction bipolar transistor in which a base parasitic capacitance is fully reduced by using a metallic silicide as a base, comprising the steps of injecting an impurity in a silicon substrate to form a conductive buried collector region; growing a collector epitaxial layer on the buried collector region and forming a field oxide layer; selectively injecting an impurity into the collector epitaxial layer to form a collector sinker; sequentially forming a base layer and an first oxide layer thereon; patterning the first oxide layer to define an extrinsic base region; ion-implanting an impurity in the extrinsic base region using a patterned oxide layer as a mask and removing the patterned oxide layer; depositing a metallic silicide film thereon to form a base electrode thin film; forming a capping oxide layer of about 500 ANGSTROM thickness only on the base electrode thin film; forming an isolating oxide layer thereon and sequentially and selectively removing the isolating oxide layer, the capping oxide layer, the base electrode thin film and the base layer using a patterned photomask to form a pattern, the isolating oxide layer being provided to electrically isolate base and emitter; forming a side wall oxide layer at both side edges of the pattern; removing a portion of the isolating oxide layer to define an emitter region; forming a passivation layer thereon and selectively removing the passivation layer to form contact holes; and depositing a polysilicon layer doped with impurity ions in the contact holes to form electrodes.
-
公开(公告)号:GB2296375A
公开(公告)日:1996-06-26
申请号:GB9425590
申请日:1994-12-19
Applicant: KOREA ELECTRONICS TELECOMM , KOREA TELECOMMUNICATION
Inventor: RYUM BYUNG-RYUL , CHO DEOK-HO , HAN TAE-HYEON , LEE SOO-MIN , KWON OH-JOON
IPC: H01L21/331 , H01L29/737
Abstract: Disclosed is a fabrication of a hetero-junction bipolar transistor in which a base parasitic capacitance is reduced by using a metallic silicide as the base (25), comprising the steps of injecting an impurity in a silicon substrate to form a conductive buried collector region (21); growing a collector epitaxial layer (22) on the buried collector region and forming a field oxide layer (23); selectively injecting an impurity into the collector epitaxial layer to form a collector sinker; sequentially forming a base layer (25) and a first oxide layer thereon; patterning the first oxide layer to define an extrinsic base region; ion-implanting an impurity in the extrinsic base region using a patterned oxide layer as a mask and removing the patterned oxide layer; depositing a metallic silicide film (26) thereon to form a base electrode thin film; forming a capping oxide layer (27), forming an isolating oxide layer thereon and sequentially and selectively removing the isolating oxide layer, the capping oxide layer, the base electrode thin film and the base layer using a patterned photomask, removing a portion of the isolating oxide layer to define an emitter region; forming a passivation layer thereon and selectively removing the passivation layer to form contact holes; and depositing a polysilicon layer doped with impurity ions in the contact holes to form electrodes.
-
公开(公告)号:DE4445346A1
公开(公告)日:1996-06-27
申请号:DE4445346
申请日:1994-12-19
Applicant: KOREA ELECTRONICS TELECOMM , KOREA TELECOMMUNICATION
Inventor: RYUM BYUNG-RYUL , CHO DEOK-HO , HAN TAE-HYEON , LEE SOO-MIN , KWON OH-JOON
IPC: H01L21/331 , H01L29/737
Abstract: Disclosed is a fabrication of a hetero-junction bipolar transistor in which a base parasitic capacitance is fully reduced by using a metallic silicide as a base, comprising the steps of injecting an impurity in a silicon substrate to form a conductive buried collector region; growing a collector epitaxial layer on the buried collector region and forming a field oxide layer; selectively injecting an impurity into the collector epitaxial layer to form a collector sinker; sequentially forming a base layer and an first oxide layer thereon; patterning the first oxide layer to define an extrinsic base region; ion-implanting an impurity in the extrinsic base region using a patterned oxide layer as a mask and removing the patterned oxide layer; depositing a metallic silicide film thereon to form a base electrode thin film; forming a capping oxide layer of about 500 ANGSTROM thickness only on the base electrode thin film; forming an isolating oxide layer thereon and sequentially and selectively removing the isolating oxide layer, the capping oxide layer, the base electrode thin film and the base layer using a patterned photomask to form a pattern, the isolating oxide layer being provided to electrically isolate base and emitter; forming a side wall oxide layer at both side edges of the pattern; removing a portion of the isolating oxide layer to define an emitter region; forming a passivation layer thereon and selectively removing the passivation layer to form contact holes; and depositing a polysilicon layer doped with impurity ions in the contact holes to form electrodes.
-
公开(公告)号:DE4445346C2
公开(公告)日:2001-08-23
申请号:DE4445346
申请日:1994-12-19
Applicant: KOREA ELECTRONICS TELECOMM , KOREA TELECOMM AUTHORITY SEOUL
Inventor: RYUM BYUNG-RYUL , CHO DEOK-HO , HAN TAE-HYEON , LEE SOO-MIN , KWON OH-JOON
IPC: H01L21/331 , H01L29/737 , H01L29/732
Abstract: Disclosed is a fabrication of a hetero-junction bipolar transistor in which a base parasitic capacitance is fully reduced by using a metallic silicide as a base, comprising the steps of injecting an impurity in a silicon substrate to form a conductive buried collector region; growing a collector epitaxial layer on the buried collector region and forming a field oxide layer; selectively injecting an impurity into the collector epitaxial layer to form a collector sinker; sequentially forming a base layer and an first oxide layer thereon; patterning the first oxide layer to define an extrinsic base region; ion-implanting an impurity in the extrinsic base region using a patterned oxide layer as a mask and removing the patterned oxide layer; depositing a metallic silicide film thereon to form a base electrode thin film; forming a capping oxide layer of about 500 ANGSTROM thickness only on the base electrode thin film; forming an isolating oxide layer thereon and sequentially and selectively removing the isolating oxide layer, the capping oxide layer, the base electrode thin film and the base layer using a patterned photomask to form a pattern, the isolating oxide layer being provided to electrically isolate base and emitter; forming a side wall oxide layer at both side edges of the pattern; removing a portion of the isolating oxide layer to define an emitter region; forming a passivation layer thereon and selectively removing the passivation layer to form contact holes; and depositing a polysilicon layer doped with impurity ions in the contact holes to form electrodes.
-
-
-