-
公开(公告)号:JP2004165617A
公开(公告)日:2004-06-10
申请号:JP2003185911
申请日:2003-06-27
Applicant: Legacy Electronics Inc , レガシー エレクトロニクス, インコーポレイテッド
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
CPC classification number: H05K1/182 , H01L2924/0002 , H05K1/141 , H05K3/3421 , H05K3/3442 , H05K3/368 , H05K2201/09072 , H05K2201/10689 , H05K2201/10734 , H05K2203/1572 , H01L2924/00
Abstract: PROBLEM TO BE SOLVED: To provide a multichip module composed of a large number of chips. SOLUTION: A multichip module comprises a circuit board, having an array of an electrical interconnection pad on which mounted a plurality of IC package units 201. Each IC package unit comprises a plurality of IC packages and is mounted on the opposite surface of a package carrier. The package units can be mounted on one or both surfaces of the circuit board. Various kinds of package carriers are used to generate many different modules. One type of carriers has a pair of main planar surfaces. Each planar surface incorporates an electrical contact pad 304. At least one IC package is mutually connected a connection element (lead line) of a package, having a contact pad on the planar surface and is mounted on the surface of each main planar surface and IC package unit is formed. COPYRIGHT: (C)2004,JPO
-
公开(公告)号:JP2006186391A
公开(公告)日:2006-07-13
申请号:JP2006044465
申请日:2006-02-21
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH , ENGLE JASON C
IPC: H01L25/18 , H01L25/065 , H01L25/10 , H01L25/11 , H05K1/00 , H05K1/02 , H05K1/14 , H05K1/18 , H05K3/34
Abstract: PROBLEM TO BE SOLVED: To provide a carrier which allows increasing the density of integrated circuit (IC) chips installed on a board, and a wide standard IC chip package design which can be connected to a printed wiring board in a three-dimensional array; and to provide a system and a method for inspecting a carrier and chips in the state that they are all connected to a circuit of a large scale system. SOLUTION: A device and a method allow disposing three-dimensionally arrayed semiconductor chips on a board. The disclosed unique chip carrier allows locating an arbitrary IC chip on another IC chip on a board. The carrier allows inspection of IC chips on the carrier or under the carrier without separating the carrier and chips from the system even if the carrier and chips are of BGA type or CSP type. The carrier contains an exposed inspection point for enabling the on-site inspection. COPYRIGHT: (C)2006,JPO&NCIPI
-
公开(公告)号:JP2004235606A
公开(公告)日:2004-08-19
申请号:JP2003191521
申请日:2003-07-03
Applicant: Legacy Electronics Inc , レガシー エレクトロニクス, インコーポレイテッド
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
CPC classification number: H05K1/141 , H01L25/105 , H01L2225/1005 , H01L2225/1029 , H01L2225/107 , H01L2225/1094 , H01L2924/0002 , H05K1/0231 , H05K3/0061 , H05K3/3405 , H05K3/3421 , H05K3/368 , H05K2201/049 , H05K2201/1034 , H05K2201/10515 , H05K2201/10659 , H05K2201/10689 , H05K2201/10734 , H05K2201/10924 , H01L2924/00
Abstract: PROBLEM TO BE SOLVED: To provide a multi-chip module especially useful for increasing the density of memory chips on a memory module used in a computer system.
SOLUTION: The multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit.
COPYRIGHT: (C)2004,JPO&NCIPIAbstract translation: 要解决的问题:提供一种特别适用于增加在计算机系统中使用的存储器模块上的存储器芯片的密度的多芯片模块。 解决方案:多芯片模块包括具有安装有多个IC封装单元的电互连焊盘阵列的主电路板。 每个IC封装单元包括一对IC封装,两者都安装在封装载体的相对侧上。 封装单元可以安装在主电路板的一侧或两侧。 本发明的第一个主要实施例采用具有一对主平面的层状包装载体。 每个平面都包含电接触垫。 通过将封装的引线与平坦表面上的接触焊盘相互连接,将一个IC封装表面安装在每个主平面上,形成IC封装单元。 版权所有(C)2004,JPO&NCIPI
-
4.
公开(公告)号:HK1055015A1
公开(公告)日:2003-12-19
申请号:HK03107291
申请日:2003-10-10
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
Abstract: An improved multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit. Several different variations of the chip module are disclosed.
-
5.
公开(公告)号:AU4916901A
公开(公告)日:2001-09-24
申请号:AU4916901
申请日:2001-03-13
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
Abstract: An improved multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit. Several different variations of the chip module are disclosed.
-
公开(公告)号:ES2270996T3
公开(公告)日:2007-04-16
申请号:ES01922355
申请日:2001-03-13
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
Abstract: Un portador (100) de paquetes que comprende: un cuerpo (101) dieléctrico que tiene superficies (102U, 102L) planas mayores paralelas superior e inferior; una primera ordenación (103) de tomas de montaje adherida a dicha superficie (102U) plana mayor superior, estando dicha primera ordenación (103) de tomas de montaje dimensionada para recibir los conductores (502) de un primer paquete (501) de circuitos integrados; una segunda ordenación (105) de tomas de montaje adherida a dicha superficie (102L) plana mayor inferior; un conjunto de conductores (108; 701) en el que cada conductor (301, 302, 304; 701) de portador está enlazado conductivamente con una toma (106) de dicha segunda ordenación (105), estando dicho conjunto de conductores (108; 701) de portador espaciado y configurado para el montaje de superficie sobre una placa (503) de circuito impreso; caracterizado porque cada toma (106) de dicha segunda ordenación (105) está acoplada a una toma (104) de dicha primera ordenación (103) por medio de un abertura (107) metalizada interiormente que se extiende entre dicha superficie (102U) plana mayor superior y dicha superficie (102L) mayor inferior; y el portador (100) de paquetes comprende además un pozo (303, 305, 801) de calor incorporado dentro del cuerpo dieléctrico (101) y los conductores (301, 302, 304; 701).
-
公开(公告)号:AT342583T
公开(公告)日:2006-11-15
申请号:AT01922355
申请日:2001-03-13
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH J , ENGLE JASON C
Abstract: An improved multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit. Several different variations of the chip module are disclosed.
-
公开(公告)号:DE60138205D1
公开(公告)日:2009-05-14
申请号:DE60138205
申请日:2001-10-16
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDIZK KENNETH J , ENGLE JASON C
Abstract: An improved multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit. A second primary embodiment of the invention utilizes a carrier substrate, which has a pair of recesses for back-to-back surface mounting of the IC package pair. The two IC packages may be in contact with opposite sides of a heat sink layer embedded within the carrier substrate. Each resulting IC package unit is surface mounted to the main circuit board. A third primary embodiment of the invention incorporates features of both the first and second primary embodiments. One of the packages is mounted on a planar surface of the carrier right side up, while the other package is mounted on the carrier in a recess upside down. Several variants of this embodiment are possible. Either the IC package that is mounted on the planar surface of the carrier, or the IC package that is mounted within the recess, may be mounted adjacent to the main circuit board. In the former case, the adjacent package of the package unit fits within a recess on the main circuit board. In the latter case, the adjacent package of the package unit mounts on a planar surface of the main circuit board. For any of the three primary main embodiments, the carrier may be equipped with its own set of interconnection leads which interface with the interconnection pads on the main circuit board or connection may be made directly between the leads of one package and the interconnection pads of the circuit board.
-
公开(公告)号:HK1071637A1
公开(公告)日:2005-07-22
申请号:HK05104529
申请日:2005-05-30
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDZIK KENNETH , ENGLE JASON C
IPC: H01L20060101 , H01L25/065 , H05K1/00 , H05K1/02 , H05K1/14 , H05K1/18 , H05K3/34
Abstract: An apparatus and method is disclosed that allows for the arranging in a three dimensional array semiconductor chips on a circuit board. A unique chip carrier is disclosed on which any IC chip can be positioned on above the other on a circuit board. Additionally, the carrier allows for the testing of IC chips on the carrier and underneath it without having to remote the carrier and chips from the system even if they are of the BGA or CSP type. The carrier includes exposed test points to allow an on site test.
-
公开(公告)号:AU1329502A
公开(公告)日:2002-04-29
申请号:AU1329502
申请日:2001-10-16
Applicant: LEGACY ELECTRONICS INC
Inventor: KLEDIZK KENNETH J , ENGLE JASON C
Abstract: An improved multi-chip module includes a main circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a pair of IC packages, both of which are mounted on opposite sides of a package carrier. The package units may be mounted on one or both sides of the main circuit board. A first primary embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. One IC package is surface mounted on each major planar surface, by interconnecting the leads of the package with the contact pads on the planar surface, to form the IC package unit. A second primary embodiment of the invention utilizes a carrier substrate, which has a pair of recesses for back-to-back surface mounting of the IC package pair. The two IC packages may be in contact with opposite sides of a heat sink layer embedded within the carrier substrate. Each resulting IC package unit is surface mounted to the main circuit board. A third primary embodiment of the invention incorporates features of both the first and second primary embodiments. One of the packages is mounted on a planar surface of the carrier right side up, while the other package is mounted on the carrier in a recess upside down. Several variants of this embodiment are possible. Either the IC package that is mounted on the planar surface of the carrier, or the IC package that is mounted within the recess, may be mounted adjacent to the main circuit board. In the former case, the adjacent package of the package unit fits within a recess on the main circuit board. In the latter case, the adjacent package of the package unit mounts on a planar surface of the main circuit board. For any of the three primary main embodiments, the carrier may be equipped with its own set of interconnection leads which interface with the interconnection pads on the main circuit board or connection may be made directly between the leads of one package and the interconnection pads of the circuit board.
-
-
-
-
-
-
-
-
-