-
公开(公告)号:US12074070B2
公开(公告)日:2024-08-27
申请号:US18209492
申请日:2023-06-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8238 , H01L21/8234 , H01L27/088 , H01L29/06
CPC classification number: H01L21/823481 , H01L21/823431 , H01L27/0886 , H01L29/0649
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, a first isolation structure on the SDB structure, a shallow trench isolation (STI) adjacent to the SDB structure, and a second isolation structure on the STI. Preferably, the first isolation structure further includes a cap layer on the SDB structure and a dielectric layer on the cap layer.
-
公开(公告)号:US12068309B2
公开(公告)日:2024-08-20
申请号:US17585582
申请日:2022-01-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Lin , Chien-Ting Lin , Chia-Jung Hsu , Chun-Ya Chiu , Chin-Hung Chen
IPC: H01L27/02 , H01L29/06 , H01L29/417 , H01L29/66 , H01L29/78
CPC classification number: H01L27/0266 , H01L29/0653 , H01L29/41791 , H01L29/66795 , H01L29/7851
Abstract: A method for fabricating a semiconductor device includes first providing a substrate having a high-voltage (HV) region, a medium-voltage (MV) region, and a low-voltage (LV) region, forming a HV device on the HV region, and forming a LV device on the LV region. Preferably, the HV device includes a first base on the substrate, a first gate dielectric layer on the first base, and a first gate electrode on the first gate dielectric layer. The LV device includes a fin-shaped structure on the substrate, and a second gate electrode on the fin-shaped structure, in which a top surface of the first gate dielectric layer is lower than a top surface of the fin-shaped structure.
-
103.
公开(公告)号:US20240170423A1
公开(公告)日:2024-05-23
申请号:US18430670
申请日:2024-02-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chung-Sung Chiang , Chia-Wei Liu , Yu-Ruei Chen , Yu-Hsiang Lin
IPC: H01L23/00 , H01L23/488 , H01L23/532 , H01L25/065
CPC classification number: H01L24/06 , H01L23/488 , H01L23/53228 , H01L25/0655
Abstract: A bonded semiconductor structure includes a first device wafer and a second device wafer. The first device includes a first dielectric layer, a first bonding pad disposed in the first dielectric layer, and a first bonding layer on the first dielectric layer. The second device wafer includes a second dielectric layer, a second bonding layer on the second dielectric layer, and a second bonding pad disposed in the second dielectric layer and extending through the second bonding layer and at least a portion of the first bonding layer. A conductive bonding interface between the first bonding pad and the second bonding pad and a dielectric bonding interface between the first bonding layer and the second bonding layer include a step-height in a direction perpendicular to the dielectric bonding interface and the conductive bonding interface.
-
公开(公告)号:US20240088293A1
公开(公告)日:2024-03-14
申请号:US17960146
申请日:2022-10-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Ya Chiu , Ssu-I Fu , Chin-Hung Chen , Jin-Yan Chiou , Wei-Chuan Tsai , Yu-Hsiang Lin
IPC: H01L29/78 , H01L21/265 , H01L21/324 , H01L29/66
CPC classification number: H01L29/7847 , H01L21/26506 , H01L21/324 , H01L29/665
Abstract: An n-type metal oxide semiconductor transistor includes a gate structure, two source/drain regions, two amorphous portions and a silicide. The gate structure is disposed on a substrate. The two source/drain regions are disposed in the substrate and respectively located at two sides of the gate structure, wherein at least one of the source/drain regions is formed with a dislocation. The two amorphous portions are respectively disposed in the two source/drain regions. The silicide is disposed on the two source/drain regions, wherein at least one portion of the silicide overlaps the two amorphous portions.
-
公开(公告)号:US20230327003A1
公开(公告)日:2023-10-12
申请号:US18206097
申请日:2023-06-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chia-Jung Hsu , Yu-Hsiang Lin
IPC: H01L27/088 , H01L29/66 , H01L29/78 , H01L27/06 , H01L21/033 , H01L21/84 , H01L21/308 , H01L21/8234
CPC classification number: H01L29/66795 , H01L21/0337 , H01L21/3086 , H01L21/823431 , H01L21/845 , H01L27/0605 , H01L27/0886 , H01L29/6681 , H01L29/7851 , H01L29/7856 , H01L27/1211
Abstract: A method for fabricating semiconductor device includes: forming a first semiconductor layer and an insulating layer on a substrate; removing the insulating layer and the first semiconductor layer to form openings; forming a second semiconductor layer in the openings; and patterning the second semiconductor layer, the insulating layer, and the first semiconductor layer to form fin-shaped structures.
-
公开(公告)号:US11710778B2
公开(公告)日:2023-07-25
申请号:US17197056
申请日:2021-03-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chia-Jung Hsu , Yu-Hsiang Lin
IPC: H01L29/66 , H01L21/308 , H01L29/78 , H01L27/088 , H01L27/06 , H01L21/033 , H01L21/8234 , H01L21/84 , H01L27/12 , H01L21/8238
CPC classification number: H01L29/66795 , H01L21/0337 , H01L21/3086 , H01L21/823431 , H01L21/845 , H01L27/0605 , H01L27/0886 , H01L29/6681 , H01L29/7851 , H01L29/7856 , H01L21/823821 , H01L27/1211 , H01L2924/1033 , H01L2924/10344
Abstract: A method for fabricating semiconductor device includes: forming a first semiconductor layer and an insulating layer on a substrate; removing the insulating layer and the first semiconductor layer to form openings; forming a second semiconductor layer in the openings; and patterning the second semiconductor layer, the insulating layer, and the first semiconductor layer to form fin-shaped structures.
-
公开(公告)号:US20230223366A1
公开(公告)日:2023-07-13
申请号:US18119266
申请日:2023-03-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chung-Sung Chiang , Chia-Wei Liu , Yu-Ruei Chen , Yu-Hsiang Lin
IPC: H01L23/00 , H01L23/532 , H01L25/065 , H01L23/488
CPC classification number: H01L24/06 , H01L23/53228 , H01L25/0655 , H01L23/488
Abstract: A method for forming a bonded semiconductor structure is disclosed. A first device wafer having a first bonding layer and a first bonding pad exposed from the first bonding layer and a second device wafer having a second bonding layer and a second bonding pad exposed from the second bonding layer are provided. Following, a portion of the first bonding pad is removed until a sidewall of the first bonding layer is exposed, and a portion of the second bonding layer is removed to expose a sidewall of the second bonding pad. The first device wafer and the second device wafer are then bonded to form a dielectric bonding interface between the first bonding layer and the second bonding layer and a conductive bonding interface between the first bonding pad and the second bonding pad. The conductive bonding interface and the dielectric bonding interface comprise a step-height.
-
公开(公告)号:US20230197718A1
公开(公告)日:2023-06-22
申请号:US17668393
申请日:2022-02-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Lin , Chien-Ting Lin
IPC: H01L27/088 , H01L27/02 , H01L29/423 , H01L21/8234
CPC classification number: H01L27/0886 , H01L27/0296 , H01L29/42356 , H01L29/42364 , H01L21/823431 , H01L21/823481 , H01L21/823462 , H01L21/823475
Abstract: A semiconductor device includes a substrate, a first transistor, a second transistor and a third transistor. The substrate includes a high-voltage (HV) area, a medium-voltage (MV) area, and a low-voltage (LV) area. The first transistor is disposed in the HV area and includes a first gate dielectric layer and a first gate electrode. The second transistor is disposed in the LV area and includes a plurality of fin-shaped structures and a second gate electrode. The third transistor is disposed in the MV area and includes a third gate dielectric layer and a third gate electrode. The topmost surfaces of the first gate electrode, the second gate electrode and the third gate electrode are coplanar with each other.
-
公开(公告)号:US20230170261A1
公开(公告)日:2023-06-01
申请号:US18104307
申请日:2023-02-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8234 , H01L29/06 , H01L27/088
CPC classification number: H01L21/823481 , H01L21/823431 , H01L29/0649 , H01L27/0886
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, an isolation structure on the SDB structure, a first spacer adjacent to the isolation structure, a metal gate adjacent to the isolation structure, a shallow trench isolation (STI around the fin-shaped structure, and a second isolation structure on the STI. Preferably, a top surface of the first spacer is lower than a top surface of the isolation structure and a bottom surface of the first spacer is lower than a bottom surface of the metal gate.
-
110.
公开(公告)号:US11640949B2
公开(公告)日:2023-05-02
申请号:US17406091
申请日:2021-08-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chung-Sung Chiang , Chia-Wei Liu , Yu-Ruei Chen , Yu-Hsiang Lin
IPC: H01L23/48 , H01L23/00 , H01L23/532 , H01L23/488 , H01L25/065
Abstract: A bonded semiconductor structure includes a first device wafer and a second device wafer. The first device includes a first dielectric layer, a first bonding pad disposed in the first dielectric layer, and a first bonding layer on the first dielectric layer. The second device wafer includes a second dielectric layer, a second bonding layer on the second dielectric layer, and a second bonding pad disposed in the second dielectric layer and extending through the second bonding layer and at least a portion of the first bonding layer. A conductive bonding interface between the first bonding pad and the second bonding pad and a dielectric bonding interface between the first bonding layer and the second bonding layer include a step-height.
-
-
-
-
-
-
-
-
-