-
公开(公告)号:US20230402527A1
公开(公告)日:2023-12-14
申请号:US18238534
申请日:2023-08-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: An-Chi Liu , Chun-Hsien Lin
IPC: H01L29/66 , H01L29/20 , H01L29/201 , H01L29/40 , H01L29/778
CPC classification number: H01L29/66462 , H01L29/2003 , H01L29/201 , H01L29/404 , H01L29/778
Abstract: A high electron mobility transistor (HEMT) includes a buffer layer on a substrate, a barrier layer on the buffer layer, a gate electrode on the barrier layer, a field plate adjacent to two sides of the gate electrode, and a first passivation layer adjacent to two sides of the gate electrode. Preferably, a sidewall of the field plate includes a first curve.
-
22.
公开(公告)号:US20230363286A1
公开(公告)日:2023-11-09
申请号:US18224066
申请日:2023-07-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: An-Chi Liu , Chun-Hsien Lin
CPC classification number: H10N50/80 , G11C11/161 , H10B61/00 , H10N50/01 , H10N50/85
Abstract: A semiconductor device includes a substrate having a magnetic tunneling junction (MTJ) region and a logic region, an inter-metal dielectric (IMD) layer on the substrate, a MTJ in the IMD layer on the MTJ region, a first metal interconnection in the IMD layer on the logic region, and protrusions adjacent to two sides of the first metal interconnection. Preferably, the MTJ further includes a bottom electrode, a fixed layer, a barrier layer, a free layer, and a top electrode.
-
公开(公告)号:US20200381615A1
公开(公告)日:2020-12-03
申请号:US16455674
申请日:2019-06-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: An-Chi Liu , Chun-Hsien Lin
Abstract: A semiconductor device includes: a substrate having a magnetic tunneling junction (MTJ) region and a logic region; an inter-metal dielectric (IMD) layer on the substrate; a first metal interconnection in the IMD layer on the logic region; and protrusions adjacent to two sides of the first metal interconnection. Preferably, the first metal interconnection further includes a via conductor and a trench conductor and the protrusions includes a first protrusion on one side of the via conductor and a second protrusion on another side of the via conductor.
-
公开(公告)号:US10283415B2
公开(公告)日:2019-05-07
申请号:US16132460
申请日:2018-09-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Te-Chang Hsu , An-Chi Liu , Nan-Yuan Huang , Yu-Chih Su , Cheng-Pu Chiu , Tien-Shan Hsu , Chih-Yi Wang , Chi-Hsuan Cheng
IPC: H01L21/8234 , H01L21/308 , H01L21/762
Abstract: A semiconductor structure includes a substrate, a plurality of fin shaped structures, a trench, and a first bump. The substrate has a base, and the fin shaped structures protrude from the base. The trench is recessed from the base of the substrate. The first bump is disposed within the trench and protrudes from a bottom surface of the trench. A width of the first bump is larger than a width of each of the fin shaped structures.
-
25.
公开(公告)号:US10211107B1
公开(公告)日:2019-02-19
申请号:US15700175
申请日:2017-09-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Yi Wang , Tien-Shan Hsu , Yu-Chih Su , Chi-Hsuan Cheng , Cheng-Pu Chiu , Te-Chang Hsu , Chin-Yang Hsieh , An-Chi Liu , Kuan-Lin Chen , Yao-Jhan Wang
IPC: H01L21/8234 , H01L21/3065 , H01L21/02 , H01L21/762
Abstract: A method of fabricating fins includes providing a silicon substrate. The silicon substrate is etched to form numerous fin elements. A surface of each of the fin elements is silicon. Etch residues are formed on the fin elements after the silicon substrate is etched. After that, a flush step is performed on the fin elements by flushing the surface of each of the fin elements with fluorocarbons. The etch residues on the fin elements are removed by the flush step. After the flush step, a strip step is performed on the fin elements by treating the surface of each of the fin elements with oxygen plasma.
-
公开(公告)号:US10109531B1
公开(公告)日:2018-10-23
申请号:US15616936
申请日:2017-06-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Te-Chang Hsu , An-Chi Liu , Nan-Yuan Huang , Yu-Chih Su , Cheng-Pu Chiu , Tien-Shan Hsu , Chih-Yi Wang , Chi-Hsuan Cheng
IPC: H01L21/8234 , H01L21/308 , H01L21/762
Abstract: A semiconductor structure includes a substrate, a plurality of fin shaped structures, a trench, and a first bump. The substrate has a base, and the fin shaped structures protrude from the base. The trench is recessed from the base of the substrate. The first bump is disposed within the trench and protrudes from a bottom surface of the trench. A topmost portion of the first bump is lower than the base, and a width of the first bump is larger than a width of each of the fin shaped structures.
-
公开(公告)号:US10062584B1
公开(公告)日:2018-08-28
申请号:US15613395
申请日:2017-06-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuan-Lin Chen , An-Chi Liu , Kun-Yuan Liao , Cheng-Pu Chiu
IPC: H01L21/336 , H01L21/67 , H01L23/525 , H01L23/29 , H01L21/02 , H01L21/302
CPC classification number: H01L21/67063 , H01L21/02008 , H01L21/02326 , H01L21/302 , H01L21/3086 , H01L21/67023 , H01L23/29 , H01L23/5256 , H01L29/785
Abstract: A method for forming a semiconductor structure is disclosed. The method includes the following steps. A first pattern structure and a second pattern structure are formed on a substrate. The second pattern structure is wider than the first pattern structure. Spacers are formed on sidewall surfaces of the first pattern structure and the second pattern structure. An oxidizing treatment step is performed to the spacers having a width gradually increased from tops of the spacers. A pattern defined with the spacers is transferred into the substrate after the oxidizing treatment step.
-
公开(公告)号:US20180226403A1
公开(公告)日:2018-08-09
申请号:US15445928
申请日:2017-02-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shin-Chi Chen , Chih-Chung Chen , An-Chi Liu , Chih-Yueh Li , Pei-Ching Yeh , Tsung-Chieh Yang
IPC: H01L27/088 , H01L29/06 , H01L21/8234 , H01L21/311 , H01L21/3065 , H01L21/308 , H01L21/306
CPC classification number: H01L27/0886 , H01L21/30604 , H01L21/3065 , H01L21/3081 , H01L21/31133 , H01L21/31144 , H01L21/823431 , H01L29/0649 , H01L29/66795 , H01L29/7851
Abstract: A method of removing a fin structure includes providing a substrate. A fin structure extends from the substrate. A mask layer is disposed on a top surface of the fin structure. An organic dielectric layer covers the substrate, the fin structure and the mask layer. A first etching process is performed to entirely remove the mask layer by taking the organic dielectric layer as a mask. Then a second etching process is performed to remove the fin structure. The first etching process is preferably an anisotropic etching process, and the second etching process is an isotropic etching process.
-
公开(公告)号:US09899522B1
公开(公告)日:2018-02-20
申请号:US15401092
申请日:2017-01-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: An-Chi Liu , Chun-Hsien Lin
IPC: H01L29/78 , H01L29/66 , H01L21/768 , H01L29/08 , H01L29/161 , H01L29/16 , H01L29/165 , H01L29/24 , H01L29/267 , H01L23/535 , H01L23/532
CPC classification number: H01L29/7848 , H01L21/283 , H01L21/76805 , H01L21/7684 , H01L21/76846 , H01L21/76895 , H01L23/53266 , H01L23/535 , H01L29/0847 , H01L29/1608 , H01L29/161 , H01L29/165 , H01L29/24 , H01L29/267 , H01L29/41766 , H01L29/665 , H01L29/66545 , H01L29/6659 , H01L29/66636 , H01L29/7834 , H01L29/7845
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first recess adjacent to two sides of the gate structure; forming an epitaxial layer in the first recess; removing part of the epitaxial layer to forma second recess; and forming an interlayer dielectric (ILD) layer on the gate structure and into the second recess.
-
公开(公告)号:US09530646B2
公开(公告)日:2016-12-27
申请号:US14629491
申请日:2015-02-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Chao-Hung Lin , Hon-Huei Liu , An-Chi Liu , Chih-Wei Wu , Jyh-Shyang Jenq , Shih-Fang Hong , En-Chiuan Liou , Ssu-I Fu , Yu-Hsiang Hung , Chih-Kai Hsu , Mei-Chen Chen , Chia-Hsun Tseng
IPC: H01L21/8234 , H01L21/033 , H01L21/66 , H01L21/308
CPC classification number: H01L21/0337 , H01L21/0338 , H01L21/3083 , H01L21/3086 , H01L21/3088 , H01L21/823431 , H01L22/12
Abstract: A method of forming a semiconductor structure includes following steps. First of all, a patterned hard mask layer having a plurality of mandrel patterns is provided. Next, a plurality of first mandrels is formed on a substrate through the patterned hard mask. Following these, at least one sidewall image transferring (SIT) process is performed. Finally, a plurality of fins is formed in the substrate, wherein each of the fins has a predetermined critical dimension (CD), and each of the mandrel patterns has a CD being 5-8 times greater than the predetermined CD.
Abstract translation: 形成半导体结构的方法包括以下步骤。 首先,提供具有多个心轴图案的图案化的硬掩模层。 接下来,通过图案化的硬掩模在基板上形成多个第一心轴。 接下来,执行至少一个侧壁图像传送(SIT)处理。 最后,在基板上形成多个散热片,其中每个翅片具有预定的临界尺寸(CD),并且每个心轴图案具有比预定CD大5-8倍的CD。
-
-
-
-
-
-
-
-
-