-
公开(公告)号:US10032752B2
公开(公告)日:2018-07-24
申请号:US15348238
申请日:2016-11-10
Applicant: Invensas Corporation
Inventor: Richard Dewitt Crisp , Wael Zohni , Belgacem Haba , Frank Lambrecht
IPC: H01L25/065 , G11C5/04 , G11C5/06 , H01L23/00 , H01L23/13 , H01L23/498 , H01L23/50 , H01L23/48 , G11C8/18 , H01L23/02
CPC classification number: H01L25/0657 , G11C5/04 , G11C5/063 , G11C5/066 , G11C8/18 , H01L23/02 , H01L23/13 , H01L23/48 , H01L23/49838 , H01L23/50 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/49 , H01L24/73 , H01L24/97 , H01L25/0655 , H01L2224/16145 , H01L2224/16225 , H01L2224/2919 , H01L2224/32145 , H01L2224/32225 , H01L2224/45099 , H01L2224/48145 , H01L2224/48227 , H01L2224/4824 , H01L2224/49113 , H01L2224/73204 , H01L2224/73207 , H01L2224/73215 , H01L2224/73265 , H01L2224/97 , H01L2225/06506 , H01L2225/0651 , H01L2225/06513 , H01L2225/06517 , H01L2225/0652 , H01L2225/06541 , H01L2225/06548 , H01L2225/06562 , H01L2225/06572 , H01L2225/06589 , H01L2225/107 , H01L2924/00014 , H01L2924/01322 , H01L2924/15311 , H01L2924/181 , H01L2924/18161 , H01L2924/3011 , H01L2924/00012 , H01L2924/00 , H01L2224/85
Abstract: A microelectronic assembly can include a microelectronic package connected with a circuit panel. The package has a microelectronic element having a front face facing away from a substrate of the package, and electrically connected with the substrate through conductive structure extending above the front face. First terminals provided in first and second parallel grids or in first and second individual columns can be configured to carry address information usable to determine an addressable memory location from among all the available addressable memory locations of the memory storage array. The first terminals in the first grid can have signal assignments which are a mirror image of the signal assignments of the first terminals in the second grid.
-
公开(公告)号:US20180130766A1
公开(公告)日:2018-05-10
申请号:US15861631
申请日:2018-01-03
Applicant: Invensas Corporation
Inventor: Belgacem Haba
IPC: H01L23/00
CPC classification number: H01L24/83 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/14 , H01L24/16 , H01L24/27 , H01L24/29 , H01L24/32 , H01L24/73 , H01L24/75 , H01L24/81 , H01L24/92 , H01L24/94 , H01L2224/0401 , H01L2224/0557 , H01L2224/05573 , H01L2224/056 , H01L2224/05611 , H01L2224/05616 , H01L2224/05687 , H01L2224/113 , H01L2224/13022 , H01L2224/131 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/13193 , H01L2224/1403 , H01L2224/1601 , H01L2224/16105 , H01L2224/16146 , H01L2224/271 , H01L2224/2733 , H01L2224/2741 , H01L2224/27436 , H01L2224/27849 , H01L2224/29027 , H01L2224/29028 , H01L2224/2929 , H01L2224/29291 , H01L2224/29324 , H01L2224/29339 , H01L2224/29344 , H01L2224/29347 , H01L2224/29355 , H01L2224/29393 , H01L2224/29499 , H01L2224/3201 , H01L2224/32105 , H01L2224/32145 , H01L2224/73104 , H01L2224/73204 , H01L2224/75102 , H01L2224/8109 , H01L2224/81101 , H01L2224/81191 , H01L2224/81193 , H01L2224/81203 , H01L2224/81815 , H01L2224/8309 , H01L2224/83101 , H01L2224/83143 , H01L2224/83193 , H01L2224/83203 , H01L2224/83815 , H01L2224/83851 , H01L2224/83862 , H01L2224/8388 , H01L2224/9211 , H01L2224/9212 , H01L2224/92125 , H01L2224/94 , H01L2924/01006 , H01L2924/014 , H01L2924/381 , H01L2924/0665 , H01L2924/07025 , H01L2924/0675 , H01L2924/0635 , H01L2924/00012 , H01L2924/069 , H01L2224/83 , H01L2924/00014 , H01L2224/81 , H01L2224/11 , H01L2224/27
Abstract: An adhesive with self-connecting interconnects is provided. The adhesive layer provides automatic 3D joining of microelectronic components with a conductively self-adjusting anisotropic matrix. In an implementation, the adhesive matrix automatically makes electrical connections between two surfaces that have opposing electrical contacts, and bonds the two surfaces together. Conductive members in the adhesive matrix are aligned to automatically establish electrical connections between at least partially aligned contacts on each of the two surfaces while providing nonconductive adhesion between parts of the two surfaces lacking aligned contacts. An example method includes forming an adhesive matrix between two surfaces to be joined, including conductive members anisotropically aligned in an adhesive medium, then pressing the two surfaces together to automatically connect corresponding electrical contacts that are at least partially aligned on the two surfaces. The adhesive medium in the matrix secures the two surfaces together.
-
公开(公告)号:US20180130757A1
公开(公告)日:2018-05-10
申请号:US15346397
申请日:2016-11-08
Applicant: Invensas Corporation
Inventor: Belgacem Haba , Ilyas Mohammed
CPC classification number: H01L23/562 , H01L21/4857 , H01L21/565 , H01L23/3121 , H01L23/3128 , H01L23/49816 , H01L23/49822 , H01L23/4985 , H01L23/5387 , H01L25/065
Abstract: A foldable microelectronic assembly and a method for forming the same are provided. One or more packages comprising encapsulated microelectronic elements are formed, along with a compliant layer. The packages and the compliant layer are coupled to a redistribution layer. The compliant layer and the redistribution layer are bent such that the redistribution layer is non-planar.
-
公开(公告)号:US09917042B2
公开(公告)日:2018-03-13
申请号:US15147099
申请日:2016-05-05
Applicant: Invensas Corporation
Inventor: Belgacem Haba , Sean Moran
IPC: H01L23/498 , H01L21/48 , H01L23/00 , H01L21/78 , H01L25/10 , H01L21/56 , H01L21/683 , H01L23/31 , H01L23/367 , H01L25/065 , H01L25/16 , H01L25/18 , H01L23/04 , H01L25/00
CPC classification number: H01L23/498 , H01L21/4846 , H01L21/4853 , H01L21/486 , H01L21/56 , H01L21/563 , H01L21/6835 , H01L21/78 , H01L23/04 , H01L23/3121 , H01L23/3135 , H01L23/3142 , H01L23/3675 , H01L23/49811 , H01L23/49816 , H01L23/49822 , H01L23/49827 , H01L23/49838 , H01L24/17 , H01L24/81 , H01L25/0652 , H01L25/0655 , H01L25/105 , H01L25/16 , H01L25/18 , H01L25/50 , H01L2221/68345 , H01L2221/68359 , H01L2221/68381 , H01L2224/16113 , H01L2224/16227 , H01L2224/32225 , H01L2224/73204 , H01L2224/81192 , H01L2224/97 , H01L2225/06517 , H01L2225/0652 , H01L2225/06548 , H01L2225/06572 , H01L2225/06589 , H01L2225/1058 , H01L2924/1427 , H01L2924/15192 , H01L2924/15311 , H01L2924/19041 , H01L2924/19102 , H01L2224/81
Abstract: A dielectric element has a plurality of contacts at a first surface and a plurality of first traces coupled thereto which extend in directions parallel to the first surface. A circuit structure made of a plurality of dielectric layers and electrically conductive features thereon includes a plurality of bumps at a first surface which face the contacts of the dielectric element and are joined thereto. Circuit structure contacts at a second surface opposite the first surface are electrically coupled with the bumps through second traces on the circuit structure, the circuit structure contacts configured for connection with a plurality of element contacts of each of a plurality of microelectronic elements, wherein the microelectronic elements can be assembled therewith such that element contacts thereof face and are joined with the circuit structure contacts.
-
公开(公告)号:US09893033B2
公开(公告)日:2018-02-13
申请号:US15096588
申请日:2016-04-12
Applicant: Invensas Corporation
Inventor: Belgacem Haba , Reynaldo Co , Rizza Lee Saga Cizek , Wael Zohni
CPC classification number: H01L24/85 , B23K20/004 , B23K20/005 , B23K20/007 , H01L21/4853 , H01L21/56 , H01L23/49811 , H01L24/43 , H01L24/78 , H01L2224/04105 , H01L2224/056 , H01L2224/432 , H01L2224/4382 , H01L2224/43985 , H01L2224/783 , H01L2224/78301 , H01L2224/7855 , H01L2224/78621 , H01L2224/78822 , H01L2224/85 , H01L2224/85345 , H01L2224/85399 , H01L2224/96 , H01L2924/00014 , H01L2924/181 , H01L2924/19107 , H01L2924/2064 , H01L2924/00012 , H01L2224/45015 , H01L2924/207 , H01L2224/45099
Abstract: An electrically conductive lead is formed using a bonding tool. After bonding the wire to a metal surface and extending a length of the wire beyond the bonding tool, the wire is clamped. Movement of the bonding tool imparts a kink to the wire at a location where the wire is fully separated from any metal element other than the bonding tool. A forming element, e.g., an edge or a blade skirt provided at an exterior surface of the bonding tool can help kink the wire. Optionally, twisting the wire while tensioning the wire using the bonding tool can cause the wire to break and define an end. The lead then extends from the metal surface to the end, and may exhibit a sign of the torsional force applied thereto.
-
公开(公告)号:US09893030B2
公开(公告)日:2018-02-13
申请号:US15212603
申请日:2016-07-18
Applicant: Invensas Corporation
Inventor: Cyprian Emeka Uzoh , Belgacem Haba , Charles G. Woychik , Michael Newman , Terrence Caskey
CPC classification number: H01L24/13 , H01L21/563 , H01L23/564 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/14 , H01L24/16 , H01L24/17 , H01L24/32 , H01L24/81 , H01L24/83 , H01L24/92 , H01L25/0652 , H01L25/0655 , H01L25/0657 , H01L25/50 , H01L2224/02372 , H01L2224/0345 , H01L2224/03462 , H01L2224/03464 , H01L2224/0347 , H01L2224/03912 , H01L2224/03914 , H01L2224/0401 , H01L2224/05147 , H01L2224/05155 , H01L2224/05557 , H01L2224/05568 , H01L2224/05571 , H01L2224/05609 , H01L2224/05611 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05657 , H01L2224/05664 , H01L2224/10145 , H01L2224/1146 , H01L2224/11462 , H01L2224/11464 , H01L2224/1147 , H01L2224/11903 , H01L2224/13024 , H01L2224/13025 , H01L2224/13109 , H01L2224/13111 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/13157 , H01L2224/13164 , H01L2224/1319 , H01L2224/14517 , H01L2224/1601 , H01L2224/16057 , H01L2224/16058 , H01L2224/16104 , H01L2224/16105 , H01L2224/16145 , H01L2224/16146 , H01L2224/16225 , H01L2224/16227 , H01L2224/16503 , H01L2224/17505 , H01L2224/17517 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/81001 , H01L2224/81007 , H01L2224/811 , H01L2224/81139 , H01L2224/8192 , H01L2224/83104 , H01L2224/9201 , H01L2224/9212 , H01L2225/06513 , H01L2225/06524 , H01L2225/06541 , H01L2924/00014 , H05K1/181 , H05K3/30 , Y10T29/4913 , H01L2924/00012 , H01L2924/01015 , H01L2924/01074 , H01L2224/05552
Abstract: Microelectronic assemblies and methods for making the same are disclosed herein. In one embodiment, a method of forming a microelectronic assembly comprises assembling first and second components to have first major surfaces of the first and second components facing one another and spaced apart from one another by a predetermined spacing, the first component having first and second oppositely-facing major surfaces, a first thickness extending in a first direction between the first and second major surfaces, and a plurality of first metal connection elements at the first major surface, the second component having a plurality of second metal connection elements at the first major surface of the second component; and plating a plurality of metal connector regions each connecting and extending continuously between a respective first connection element and a corresponding second connection element opposite the respective first connection element in the first direction.
-
77.
公开(公告)号:US20180026019A1
公开(公告)日:2018-01-25
申请号:US15393112
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
CPC classification number: H01L25/0657 , H01L21/4853 , H01L21/4857 , H01L21/486 , H01L21/52 , H01L21/565 , H01L23/3114 , H01L23/3128 , H01L23/3157 , H01L23/5283 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/02 , H01L24/09 , H01L24/46 , H01L24/49 , H01L24/83 , H01L25/0652 , H01L25/071 , H01L25/105 , H01L25/112 , H01L25/18 , H01L25/50 , H01L2224/02331 , H01L2224/02379 , H01L2224/0401 , H01L2224/04042 , H01L2224/16225 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2225/06506 , H01L2225/06513 , H01L2225/06517 , H01L2225/06544 , H01L2225/06548 , H01L2225/06555 , H01L2225/06589 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2225/1088 , H01L2924/15151 , H01L2924/15192 , H01L2924/15311 , H01L2924/18161 , H01L2924/19107
Abstract: Package-on-package (“PoP”) devices with WLP (“WLP”) components with dual RDLs (“RDLs”) for surface mount dies and methods therefor. In a PoP, a first IC die surface mount coupled to an upper surface of a package substrate. Conductive lines are coupled to the upper surface of the package substrate in a fan-out region. A molding layer is formed over the upper surface of the package substrate. A first and a second WLP microelectronic component are located at a same level above an upper surface of the molding layer respectively surface mount coupled to sets of upper portions of the conductive lines. Each of the first and the second WLP microelectronic components have a second IC die located between a first RDL and a second RDL. A third and a fourth IC die are respectively surface mount coupled over the first and the second WLP microelectronic components.
-
公开(公告)号:US20180026017A1
公开(公告)日:2018-01-25
申请号:US15393068
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
CPC classification number: H01L25/0657 , H01L21/4853 , H01L21/4857 , H01L21/486 , H01L21/52 , H01L21/565 , H01L23/3114 , H01L23/3128 , H01L23/3157 , H01L23/5283 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/02 , H01L24/09 , H01L24/46 , H01L24/49 , H01L24/83 , H01L25/0652 , H01L25/071 , H01L25/105 , H01L25/112 , H01L25/18 , H01L25/50 , H01L2224/02331 , H01L2224/02379 , H01L2224/0401 , H01L2224/04042 , H01L2224/16225 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2225/06506 , H01L2225/06513 , H01L2225/06517 , H01L2225/06544 , H01L2225/06548 , H01L2225/06555 , H01L2225/06589 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2225/1088 , H01L2924/15151 , H01L2924/15192 , H01L2924/15311 , H01L2924/18161 , H01L2924/19107
Abstract: Dies-on-package devices and methods therefor are disclosed. In a dies-on-package device, a first IC die is surface mount coupled to an upper surface of a package substrate. Conductive lines are coupled to the upper surface of the package substrate in a fan-out region with respect to the first IC die. A molding layer is formed over the upper surface of the package substrate, around sidewall surfaces of the first IC die, and around bases and shafts of the conductive lines. A plurality of second IC dies is located at a same level above an upper surface of the molding layer respectively surface mount coupled to sets of upper portions of the conductive lines. The plurality of second IC dies are respectively coupled to the sets of the conductive lines in middle third portions respectively of the plurality of second IC dies for corresponding fan-in regions thereof.
-
公开(公告)号:US20180026016A1
公开(公告)日:2018-01-25
申请号:US15393119
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
CPC classification number: H01L25/0657 , H01L21/4853 , H01L21/4857 , H01L21/486 , H01L21/52 , H01L21/565 , H01L23/3114 , H01L23/3128 , H01L23/3157 , H01L23/5283 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/02 , H01L24/09 , H01L24/46 , H01L24/49 , H01L24/83 , H01L25/0652 , H01L25/071 , H01L25/105 , H01L25/112 , H01L25/18 , H01L25/50 , H01L2224/02331 , H01L2224/02379 , H01L2224/0401 , H01L2224/04042 , H01L2224/16225 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2225/06506 , H01L2225/06513 , H01L2225/06517 , H01L2225/06544 , H01L2225/06548 , H01L2225/06555 , H01L2225/06589 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2225/1088 , H01L2924/15151 , H01L2924/15192 , H01L2924/15311 , H01L2924/18161 , H01L2924/19107
Abstract: Package-on-package (“PoP”) devices with upper RDLs of WLP (“WLP”) components and methods therefor are disclosed. In a PoP device, a first IC die is surface mount coupled to an upper surface of the package substrate. Conductive lines are coupled to the upper surface of the package substrate in a fan-out region with reference to the first IC. A molding layer is formed over the upper surface of the package substrate. A first and a second WLP microelectronic component is located at a same level above an upper surface of the molding layer respectively surface mount coupled to sets of upper portions of the conductive lines. Each of the first and the second WLP microelectronic components have a second IC die located below a first RDL respectively thereof. A third and a fourth IC die are respectively surface mount coupled over the first and the second WLP microelectronic components.
-
公开(公告)号:US20170323867A1
公开(公告)日:2017-11-09
申请号:US15147807
申请日:2016-05-05
Applicant: Invensas Corporation
Inventor: Liang Wang , Bongsub Lee , Belgacem Haba , Sangil Lee
IPC: H01L25/065 , H01L23/00 , H01L25/00
CPC classification number: H01L25/0657 , H01L24/11 , H01L24/17 , H01L24/27 , H01L24/32 , H01L24/73 , H01L24/81 , H01L24/83 , H01L24/92 , H01L25/50 , H01L2224/11426 , H01L2224/1145 , H01L2224/11452 , H01L2224/11462 , H01L2224/11464 , H01L2224/13111 , H01L2224/13147 , H01L2224/13155 , H01L2224/16112 , H01L2224/16145 , H01L2224/27003 , H01L2224/2761 , H01L2224/27618 , H01L2224/2783 , H01L2224/2919 , H01L2224/32145 , H01L2224/73204 , H01L2224/8385 , H01L2224/9211 , H01L2225/06513 , H01L2924/01013 , H01L2924/01022 , H01L2924/01024 , H01L2924/01079 , H01L2924/0615 , H01L2924/0635 , H01L2924/0645 , H01L2924/00
Abstract: A microelectronic assembly including an insulating layer having a plurality of nanoscale conductors disposed in a nanoscale pitch array therein and a pair of microelectronic elements is provided. The nanoscale conductors can form electrical interconnections between contacts of the microelectronic elements while the insulating layer can mechanically couple the microelectronic elements together.
-
-
-
-
-
-
-
-
-