-
公开(公告)号:US11715787B2
公开(公告)日:2023-08-01
申请号:US17514058
申请日:2021-10-29
Applicant: Intel Corporation
Inventor: Mark Armstrong , Biswajeet Guha , Jun Sung Kang , Bruce Beattie , Tahir Ghani
IPC: H01L29/66 , H01L21/265 , H01L21/266 , H01L21/306 , H01L29/06 , H01L29/423 , H01L29/78
CPC classification number: H01L29/6681 , H01L21/266 , H01L21/26506 , H01L21/30604 , H01L29/0653 , H01L29/0673 , H01L29/42392 , H01L29/6653 , H01L29/66545 , H01L29/66553 , H01L29/7853
Abstract: A method comprising: forming a substrate; forming a first nanowire over the substrate; forming a second nanowire over the substrate; forming a gate over a portion of the first and second nanowires; implanting a dopant such that a region between the first and second nanowires under the gate does not receive the dopant while a region between the first and second nanowires away from the gate receives the dopant, wherein the dopant amorphize a material of the region between the first and second nanowires away from the gate; and isotopically etching of the region between the first and second nanowires away from the gate.
-
公开(公告)号:US11205715B2
公开(公告)日:2021-12-21
申请号:US16632856
申请日:2017-08-21
Applicant: Intel Corporation
Inventor: Mark Armstrong , Biswajeet Guha , Jun Sung Kang , Bruce Beattie , Tahir Ghani
IPC: H01L29/66 , H01L21/265 , H01L21/266 , H01L21/306 , H01L29/06 , H01L29/423 , H01L29/78
Abstract: A method comprising: forming a substrate; forming a first nanowire over the substrate; forming a second nanowire over the substrate; forming a gate over a portion of the first and second nanowires; implanting a dopant such that a region between the first and second nanowires under the gate does not receive the dopant while a region between the first and second nanowires away from the gate receives the dopant, wherein the dopant amorphize a material of the region between the first and second nanowires away from the gate; and isotopically etching of the region between the first and second nanowires away from the gate.
-
公开(公告)号:US11901458B2
公开(公告)日:2024-02-13
申请号:US17850799
申请日:2022-06-27
Applicant: Intel Corporation
Inventor: Bruce E. Beattie , Leonard Guler , Biswajeet Guha , Jun Sung Kang , William Hsu
IPC: H01L29/78 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/423 , H01L29/66
CPC classification number: H01L29/7856 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L27/0886 , H01L29/0649 , H01L29/0673 , H01L29/0847 , H01L29/42356 , H01L29/6681 , H01L29/66545 , H01L2029/7858
Abstract: Gate all around semiconductor devices, such as nanowire or nanoribbon devices, are described that include a low dielectric constant (“low-k”) material disposed between a first nanowire closest to the substrate and the substrate. This configuration enables gate control over all surfaces of the nanowires in a channel region of a semiconductor device via the high-k dielectric material, while also preventing leakage current from the first nanowire into the substrate.
-
4.
公开(公告)号:US11069795B2
公开(公告)日:2021-07-20
申请号:US16636206
申请日:2017-09-28
Applicant: INTEL CORPORATION
Inventor: Karthik Jambunathan , Glenn A. Glass , Anand S. Murthy , Jun Sung Kang , Bruce E. Beattie , Anupama Bowonder , Biswajeet Guha , Ju H. Nam , Tahir Ghani
IPC: H01L21/8234 , H01L27/088 , H01L27/092 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/775 , H01L29/78 , H01L29/786
Abstract: Integrated circuits include fins including an upper/channel region and a lower/sub-channel region, the lower region having a first chemical composition and opposing sidewalls adjacent to an insulator material, and the upper region having a second chemical composition. A first width indicates the distance between the opposing sidewalls of the lower region at a first location is at least 1 nm wider than a second width indicating the distance between the opposing sidewalls of the upper region at a second location, the first location being within 10 nm of the second location (or otherwise relatively close to one another). The first chemical composition is distinct from the second chemical composition and includes a surface chemical composition at an outer surface of the opposing sidewalls of the lower region and a bulk chemical composition therebetween, the surface chemical composition including one or more of oxygen, nitrogen, carbon, chlorine, fluorine, and sulfur.
-
公开(公告)号:US20190393350A1
公开(公告)日:2019-12-26
申请号:US16013329
申请日:2018-06-20
Applicant: INTEL CORPORATION
Inventor: Erica J. Thompson , Aditya Kasukurti , Jun Sung Kang , Kai Loon Cheong , Biswajeet Guha , William Hsu , Bruce Beattie
Abstract: A nanowire device includes one or more nanowire having a first end portion, a second end portion, and a body portion between the first end portion and the second end portion. A first conductive structure is in contact with the first end portion and a second conductive structure is in contact with the second end portion. The body portion of the nanowire has a first cross-sectional shape and the first end portion has a second cross-sectional shape different from the first cross-sectional shape. Integrated circuits including the nanowire device and a method of cleaning a semiconductor structure are also disclosed.
-
公开(公告)号:US11869973B2
公开(公告)日:2024-01-09
申请号:US16013329
申请日:2018-06-20
Applicant: INTEL CORPORATION
Inventor: Erica J. Thompson , Aditya Kasukurti , Jun Sung Kang , Kai Loon Cheong , Biswajeet Guha , William Hsu , Bruce Beattie
IPC: H01L29/78 , H01L29/06 , H01L29/10 , H01L29/66 , H01L21/02 , H01L21/311 , H01L29/165 , H01L29/205 , H01L29/423
CPC classification number: H01L29/7853 , H01L29/0673 , H01L29/1037 , H01L29/1054 , H01L29/6653 , H01L29/6681 , H01L29/66818 , H01L29/7855 , H01L21/02238 , H01L21/02241 , H01L21/31111 , H01L21/31122 , H01L29/165 , H01L29/205 , H01L29/42392
Abstract: A nanowire device includes one or more nanowire having a first end portion, a second end portion, and a body portion between the first end portion and the second end portion. A first conductive structure is in contact with the first end portion and a second conductive structure is in contact with the second end portion. The body portion of the nanowire has a first cross-sectional shape and the first end portion has a second cross-sectional shape different from the first cross-sectional shape. Integrated circuits including the nanowire device and a method of cleaning a semiconductor structure are also disclosed.
-
公开(公告)号:US11869891B2
公开(公告)日:2024-01-09
申请号:US16146808
申请日:2018-09-28
Applicant: Intel Corporation
Inventor: Jun Sung Kang , Kai Loon Cheong , Erica J. Thompson , Biswajeet Guha , William Hsu , Dax M. Crum , Tahir Ghani , Bruce Beattie
IPC: H01L27/092 , H01L29/66 , H01L29/06 , H01L29/78 , H01L21/8238 , H01L29/51 , H01L29/161 , H01L29/423
CPC classification number: H01L27/0924 , H01L21/823814 , H01L21/823821 , H01L21/823864 , H01L29/0673 , H01L29/161 , H01L29/4236 , H01L29/518 , H01L29/6656 , H01L29/66545 , H01L29/66795 , H01L29/785
Abstract: Non-planar integrated circuit structures having mitigated source or drain etch from replacement gate process are described. For example, an integrated circuit structure includes a fin or nanowire. A gate stack is over the fin or nanowire. The gate stack includes a gate dielectric and a gate electrode. A first dielectric spacer is along a first side of the gate stack, and a second dielectric spacer is along a second side of the gate stack. The first and second dielectric spacers are over at least a portion of the fin or nanowire. An insulating material is vertically between and in contact with the portion of the fin or nanowire and the first and second dielectric spacers. A first epitaxial source or drain structure is at the first side of the gate stack, and a second epitaxial source or drain structure is at the second side of the gate stack.
-
公开(公告)号:US11342411B2
公开(公告)日:2022-05-24
申请号:US16023511
申请日:2018-06-29
Applicant: INTEL CORPORATION
Inventor: William Hsu , Biswajeet Guha , Leonard Guler , Souvik Chakrabarty , Jun Sung Kang , Bruce Beattie , Tahir Ghani
IPC: H01L29/06 , H01L21/8238 , H01L29/423 , H01L29/66 , H01L29/78 , B82Y10/00
Abstract: A transistor structure includes a base and a body over the base. The body comprises a semiconductor material and has a first end portion and a second end portion. A gate structure is wrapped around the body between the first end portion and the second end portion, where the gate structure includes a gate electrode and a dielectric between the gate electrode and the body. A source is in contact with the first end portion and a drain is in contact with the second end portion. A first spacer material is on opposite sides of the gate electrode and above the first end portion. A second spacer material is adjacent the gate structure and under the first end portion of the nanowire body. The second spacer material is below and in contact with a bottom surface of the source and the drain.
-
公开(公告)号:US10672868B2
公开(公告)日:2020-06-02
申请号:US15778724
申请日:2015-12-24
Applicant: Intel Corporation
Inventor: Karthik Jambunathan , Glenn Glass , Anand Murthy , Jun Sung Kang , Seiyon Kim
IPC: H01L29/06 , H01L29/78 , B82Y10/00 , H01L29/417 , H01L29/66 , H01L29/775 , H01L29/08 , H01L29/786 , H01L29/423
Abstract: Methods of forming self-aligned nanowire spacer structures are described. An embodiment includes forming a channel structure comprising a first nanowire and a second nanowire. Source/drain structures are formed adjacent the channel structure, wherein a liner material is disposed on at least a portion of the sidewalls of the source/drain structures. A nanowire spacer structure is formed between the first and second nanowires, wherein the nanowire spacer comprises an oxidized portion of the liner.
-
10.
公开(公告)号:US12302632B2
公开(公告)日:2025-05-13
申请号:US18523637
申请日:2023-11-29
Applicant: Intel Corporation
Inventor: Jun Sung Kang , Kai Loon Cheong , Erica J. Thompson , Biswajeet Guha , William Hsu , Dax M. Crum , Tahir Ghani , Bruce Beattie
IPC: H10D84/85 , H10D30/01 , H10D30/62 , H10D62/10 , H10D62/832 , H10D64/01 , H10D64/27 , H10D64/68 , H10D84/01 , H10D84/03
Abstract: Non-planar integrated circuit structures having mitigated source or drain etch from replacement gate process are described. For example, an integrated circuit structure includes a fin or nanowire. A gate stack is over the fin or nanowire. The gate stack includes a gate dielectric and a gate electrode. A first dielectric spacer is along a first side of the gate stack, and a second dielectric spacer is along a second side of the gate stack. The first and second dielectric spacers are over at least a portion of the fin or nanowire. An insulating material is vertically between and in contact with the portion of the fin or nanowire and the first and second dielectric spacers. A first epitaxial source or drain structure is at the first side of the gate stack, and a second epitaxial source or drain structure is at the second side of the gate stack.
-
-
-
-
-
-
-
-
-