-
1.
公开(公告)号:US11429173B2
公开(公告)日:2022-08-30
申请号:US16230440
申请日:2018-12-21
Applicant: Intel Corporation
Inventor: Chee Lim Nge , Amit Jain , Anant Deval , Nimrod Angel , Fabrice Paillet , Michael Zelikson , Sergio Carlo Rodriguez
IPC: G06F1/26 , G06F1/32 , G06F1/3206 , H02M3/158 , H02M1/08 , G06F1/20 , G06F1/3296 , H02M1/32 , G06F1/324 , H02M1/00 , H02M3/156
Abstract: Described is an apparatus and method to prevent a processor from abruptly shutting down by proactive power management. The apparatus comprises a power supply rail to receive a current and a voltage from a power supply generator (e.g., a DC-DC converter, and low dropout regulator); a processor coupled to the power supply rail, wherein the processor is to operate with a current and a voltage provided by the power supply rail; and an interface to receive a request to throttle one or more performance parameters of the processor when a monitored current through the power supply rail or a monitored voltage on the power supply rail crosses a threshold current or a threshold voltage, respectively, wherein the threshold current is below a catastrophic threshold current of a voltage regulator, or wherein the threshold voltage is above a catastrophic threshold voltage of the processor.
-
公开(公告)号:US12057433B2
公开(公告)日:2024-08-06
申请号:US16910014
申请日:2020-06-23
Applicant: Intel Corporation
Inventor: Sameer Shekhar , Amit Jain
IPC: H01L25/065 , H01L23/427 , H01L23/552 , H01L49/02 , H03H1/00 , H03H7/01
CPC classification number: H01L25/0652 , H01L23/427 , H01L23/552 , H01L28/10 , H01L28/60 , H03H1/0007 , H03H7/0115 , H01L2225/06513 , H01L2225/06537 , H01L2225/06544 , H01L2225/06589 , H03H2001/0078
Abstract: Embodiments disclosed herein include electronic packages and their components. In an embodiment, an electronic package comprises a package substrate and a base die over the package substrate. In an embodiment, the electronic package further comprises a plurality of chiplets over the base die. In an embodiment, the base die comprises a substrate, a first metal layer and a second metal layer between the substrate and the plurality of chiplets, and a third metal layer and a fourth metal layer between the package substrate and the substrate. In an embodiment, a filter is integrated into one or more layers of the base die.
-
公开(公告)号:US11562963B2
公开(公告)日:2023-01-24
申请号:US16987440
申请日:2020-08-07
Applicant: Intel Corporation
Inventor: Chin Lee Kuan , Bok Eng Cheah , Jackson Chung Peng Kong , Sameer Shekhar , Amit Jain
IPC: H01L23/538 , H01L23/00 , H01L21/48
Abstract: According to various examples, a stacked semiconductor package is described. The stacked semiconductor package may include a package substrate. The stacked semiconductor package may also include a base die disposed on and electrically coupled to the package substrate. The stacked semiconductor package may further include a mold portion disposed on the package substrate at a periphery of the base die, the mold portion may include a through-mold interconnect electrically coupled to the package substrate. The stacked semiconductor package may further include a semiconductor device having a first section disposed on the base die and a second section disposed on the mold portion, wherein the second section of the semiconductor device may be electrically coupled to the package substrate through the through-mold interconnect.
-
公开(公告)号:US10541615B1
公开(公告)日:2020-01-21
申请号:US16021712
申请日:2018-06-28
Applicant: Intel Corporation
Inventor: Amit Jain , Sameer Shekhar , Alexander Lyakhov , Jonathan P. Douglas , Vivek Saxena
IPC: H02M3/158
Abstract: Techniques and mechanisms for mitigating an overshoot of a supply voltage provided with a voltage regulator (VR). In an embodiment, buck converter functionality of a VR is provided with first circuitry comprising a first inductor and first switch circuits variously coupled thereto. Second circuitry of the VR comprises a second inductor and second switch circuits variously coupled thereto. In response to an indication of a voltage overshoot condition, respective states of the first switch circuits and the second switch circuits are configured to enable a conductive path for dissipating energy with the first inductor, the second inductor, and various ones of the first switch circuits and the second switch circuits. In another embodiment, mitigating the voltage overshoot condition comprises alternately toggling between two different configurations of the second switch circuits.
-
-
-