Abstract:
A multipurpose memory device suitable for a broader range of applications, whether requiring the reading of data in asynchronous mode with random access (as in a standard memory) or in synchronous sequential mode with sequential or burst type access, is capable of recognizing the mode of access and of reading that is currently required by the microprocessor and of self-conditioning its internal circuitry in function of such a recognition in order to read data in the requested mode without requiring the use of additional external control signals and/or implying a penalization in terms of access time and reading time compared to those which, for the same fabrication technology and state of the art design, may be attained with memory devices specifically designed for either one or the other mode of operation.