Microelectronic packages and assemblies with improved flyby signaling operation
    33.
    发明授权
    Microelectronic packages and assemblies with improved flyby signaling operation 有权
    具有改进的flyby信号操作的微电子封装和组件

    公开(公告)号:US09595511B1

    公开(公告)日:2017-03-14

    申请号:US15153367

    申请日:2016-05-12

    Abstract: A microelectronic unit includes microelectronic elements having memory storage arrays. First terminals and second terminals at a surface of the microelectronic unit are configured for connection with corresponding first and second sets of circuit panel contacts which are coupled with conductors of a common signaling bus on the circuit panel. Front surfaces of first and second microelectronic elements define a plurality of first planes at a substantial angle to a second plane defined by the major surface of the circuit panel. Each of a plurality of delay elements within the microelectronic unit is electrically coupled with a signaling path of the common signaling bus between one of the first terminals and a corresponding second terminal. In such way, the delay elements may reduce adverse effects of additive signal energy reflected from the microelectronic packages back towards the common signaling bus.

    Abstract translation: 微电子单元包括具有存储器存储阵列的微电子元件。 在微电子单元的表面处的第一端子和第二端子被配置为与相应的第一组和第二组电路板触点连接,这些电路板触点与电路板上的公共信号总线的导体耦合。 第一和第二微电子元件的前表面以与电路板的主表面限定的第二平面成大致角度限定多个第一平面。 微电子单元内的多个延迟元件中的每一个与第一端子之间的一个与相应的第二端子之间的公共信号总线的信令路径电耦合。 以这种方式,延迟元件可以减少从微电子封装反射到公共信号总线的附加信号能量的不利影响。

    Stackable microelectronic package structures

    公开(公告)号:US09496242B2

    公开(公告)日:2016-11-15

    申请号:US14658763

    申请日:2015-03-16

    Abstract: A microelectronic assembly includes a first microelectronic package having a substrate with first and second opposed surfaces and substrate contacts thereon. The first package further includes first and second microelectronic elements, each having element contacts electrically connected with the substrate contacts and being spaced apart from one another on the first surface so as to provide an interconnect area of the first surface between the first and second microelectronic elements. A plurality of package terminals at the second surface are electrically interconnected with the substrate contacts for connecting the package with a component external thereto. A plurality of stack terminals are exposed at the first surface in the interconnect area for connecting the package with a component overlying the first surface of the substrate. The assembly further includes a second microelectronic package overlying the first microelectronic package and having terminals joined to the stack terminals of the first microelectronic package.

Patent Agency Ranking