-
公开(公告)号:BR9101443A
公开(公告)日:1991-11-26
申请号:BR9101443
申请日:1991-04-10
Applicant: IBM
Inventor: MANSURIA MOHANLAL S , MOSLEY JOSEPH M , MUSA RICHARD D , TUOZZOLO VITO J
-
公开(公告)号:CA1278349C
公开(公告)日:1990-12-27
申请号:CA561205
申请日:1988-03-11
Applicant: IBM
Inventor: MALEY GERALD A , MOSLEY JOSEPH M , WEITZEL STEPHEN D
IPC: H03K19/003 , H03K19/00 , H03K19/007
Abstract: FAULT TOLERANT LOGICAL CIRCUITRY A fault tolerant logic circuit capable of absorbing many D.C. and A.C. defects. The logic circuit employs a number of redundant logic gate circuits. The gate circuits are arranged in at least first and second interconnected signal paths. The logic gate circuits have two independent outputs. The two independent outputs are each connected to an input in a discrete one of the first and second interconnected signal paths.
-
公开(公告)号:BR9100162A
公开(公告)日:1991-10-22
申请号:BR9100162
申请日:1991-01-15
Applicant: IBM
Inventor: MANSURIA MOHANIAL S , MOSLEY JOSEPH M , MUSA RICHARD D , SHUTLER WILLIAM F , TUOZZOLO VITO J
-
公开(公告)号:BR9005496A
公开(公告)日:1991-09-17
申请号:BR9005496
申请日:1990-10-30
Applicant: IBM
Inventor: HAUSMAN KRISTEN A , GAUDENZI GENE JOSEPH , MOSLEY JOSEPH M , TEMPEST SUSAN LYNN
-
公开(公告)号:CA1171471A
公开(公告)日:1984-07-24
申请号:CA372655
申请日:1981-03-10
Applicant: IBM
Inventor: BERNDLMAIER ERICH , DORLER JACK A , MOSLEY JOSEPH M , WEITZEL STEPHEN D
IPC: H03K19/00 , G05F1/46 , G06F1/04 , G06F1/10 , H03K3/03 , H03K5/00 , H03K19/0175 , H03K19/086 , H03L7/089 , H03L7/099
Abstract: POWER CONTROL MEANS FOR ELIMINATING CIRCUIT TO CIRCUIT DELAY DIFFERENCES AND PROVIDING A DESIRED CIRCUIT DELAY An on chip delay regulator circuit which varies the power in logic or array circuits on the chip so as to minimize, or eliminate, chip to chip circuit speed differences caused by power supply variations and/or lot to lot process differences, temperature, etc. is described. The on chip delay regulator compares a reference signal to an on chip generated signal which is sensitive to power supply changes, lot to lot process changes, temperature, etc. The comparison creates an error signal which is used to change the power (current or voltage) supplied to the on chip circuits. By changing the circuit power, the circuit speed (gate delay) is increased or decreased as necessary to maintain a relatively constant circuit speed on each chip. In an example a plurality of integrated circuit chips each contain an on chip delay regulator. The on chip delay regulator on each chip of said plurality of integrated circuit chips receives and responds to the same signal (or clock). Each chip provides a discrete on chip generated signal related to the parameters of the chip. The gate delay (or speed) of the circuitry on each chip is determined by its on chip delay regulator under control of the common reference signal (or clock). FI9-80-020
-
公开(公告)号:PH31230A
公开(公告)日:1998-06-16
申请号:PH38364
申请日:1989-03-21
Applicant: IBM
Inventor: CULICAN EDWARD F SR , DAVIS JOHN D , EWEN JOHN F , MCCABE SCOTT A , MOSLEY JOSEPH M , MULLGRAY ALLAN L JR , NOTO PHILIP F , PETERSON CLARENCE I JR , PRITZLAFF PHILIP E JR
IPC: H01L21/82 , H01L27/04 , H01L21/822 , H01L27/118 , H03K19/003 , H03L7/07 , H03L7/099 , H03L7/23 , H03L7/08 , H03L331/01
Abstract: A single logic gate array chip (1) is disclosed having a first portion (2) dedicated to the generation of one or more clock signals and the remaining portion (3) occupied by logic circuits. The first portion (2) uses the same gate array cell design as embodied in the logic circuits of the remaining portion (3). Both portions are powered by similar gate array metallization patterns, although some of the cells of the clock signal sources are disconnected from the normal chip powering busses and are powered instead by respective control signal generators. Each control signal represents the frequency difference between a given clock signal and a reference signal. The cells which are powered by a given control signal introduce a commensurate signal delay to drive the clock signal frequency into a predetermined relationship with the frequency of the reference signal.
-
公开(公告)号:CA1312929C
公开(公告)日:1993-01-19
申请号:CA588443
申请日:1989-01-17
Applicant: IBM
Inventor: CULICAN EDWARD F SR , DAVIS JOHN D , EWEN JOHN F , MC CABE SCOTT A , MOSLEY JOSEPH M , MULLGRAV ALLAN L JR , NOTO PHILIP F , PETERSON CLARENCE I JR , PRITZLAFF PHILIP E JR
IPC: H01L21/822 , H01L21/82 , H01L27/04 , H01L27/118 , H03K19/003 , H03L7/07 , H03L7/099 , H03L7/23 , H03L7/22 , H03L7/06
Abstract: Analog Macro Embedded In A Digital Gate Array A single logic gate array chip is disclosed having a first portion dedicated to the generation of one or more clock signals and the remaining portion occupied by logic circuits. The first portion uses the same gate array cell design as embodied in the logic circuits of the remaining portion. Both portions are powered by similar gate array metallization patterns, although some of the cells of the clock signal sources are disconnected from the normal chip powering busses and are powered instead by respective control signal generators. Each control signal represents the frequency difference between a given clock signal and a reference signal. The cells which are powered by a given control signal introduce a commensurate signal delay to drive the clock signal frequency into a predetermined relationship with the frequency of the reference signal. FI9-88-004
-
公开(公告)号:DE3584954D1
公开(公告)日:1992-01-30
申请号:DE3584954
申请日:1985-10-04
Applicant: IBM
Inventor: JORDY GEORGE JOHN , MOSLEY JOSEPH M
IPC: G11C11/414 , G11C11/416
-
-
-
-
-
-
-