-
公开(公告)号:US11523503B2
公开(公告)日:2022-12-06
申请号:US17022128
申请日:2020-09-16
Applicant: Unimicron Technology Corp.
Inventor: Kai-Ming Yang , Chen-Hao Lin , Bo-Cheng Lin
Abstract: A wiring board includes a photosensitive insulating layer and a first wiring layer. The photosensitive insulating layer has a hole, a first surface and a second surface opposite to each other. The hole has a first end opening formed in the first surface, a second end opening formed in the second surface, an axis, and a sidewall surrounding the axis. Part of the sidewall extends toward the axis to form at least one annular flange. The first wiring layer is disposed on the first surface and includes a first pad, in which the hole exposes the first pad. There is at least one recessed cavity between the annular flange and the first pad. The minimum width of the annular flange is smaller than the maximum width of the recessed cavity.
-
公开(公告)号:US20220328387A1
公开(公告)日:2022-10-13
申请号:US17232128
申请日:2021-04-15
Applicant: Unimicron Technology Corp.
Inventor: John Hon-Shing Lau , Cheng-Ta Ko , Pu-Ju Lin , Kai-Ming Yang , Chi-Hai Kuo , Chia-Yu Peng , Tzyy-Jang Tseng
IPC: H01L23/498 , H01L21/48 , H01L21/683
Abstract: A package carrier includes a first redistribution layer having a first upper surface and a first lower surface and including a plurality of first redistribution circuits, a plurality of conductive through holes, a plurality of photoimageable dielectric layers, and a plurality of chip pads and a second redistribution layer disposed on the first upper surface of the first redistribution layer. The second redistribution layer has a second upper surface and a second lower surface aligned with and directly connected to the first upper surface of the first redistribution layer and includes a plurality of second redistribution circuits, a plurality of conductive structures, a plurality of Ajinomoto build-up Film (ABF) layers, and a plurality of solder ball pads. A line width and a line pitch of each of the first redistribution circuits are smaller than a line width and a line pitch of each of the second redistribution circuits.
-
公开(公告)号:US11445617B2
公开(公告)日:2022-09-13
申请号:US16379816
申请日:2019-04-10
Applicant: Unimicron Technology Corp.
Inventor: Kai-Ming Yang , Chen-Hao Lin , Cheng-Ta Ko , John Hon-Shing Lau , Yu-Hua Chen , Tzyy-Jang Tseng
IPC: H05K1/11 , H05K1/18 , H05K3/40 , H01L23/14 , H01L23/15 , H01L23/498 , H01L21/48 , H01L21/768 , H05K1/14 , H01L23/538
Abstract: A package structure is disclosed herein. The package structure includes an insulating composite layer, a sealant disposed on the insulating composite layer, a first chip embedded in the sealant and having a plurality of first conductive pads exposed through the sealant, a circuit layer module having a plurality of circuit layers and a plurality of dielectric layers having a plurality of conductive vias, a second chip embedded in the circuit layer module and has a plurality of second conductive pads electrically connected to the circuit layers through the conductive vias, and a protecting layer having a plurality of openings disposed on the circuit layer module, in which the openings expose a portion of the circuit layer module.
-
公开(公告)号:US20220108953A1
公开(公告)日:2022-04-07
申请号:US17314055
申请日:2021-05-07
Applicant: Unimicron Technology Corp.
Inventor: John Hon-Shing Lau , Cheng-Ta Ko , Pu-Ju Lin , Tzyy-Jang Tseng , Ra-Min Tain , Kai-Ming Yang
IPC: H01L23/538 , H01L25/065 , H01L23/00 , H01L25/00 , H01L21/48
Abstract: A package structure, including a bridge, an interposer, a first redistribution structure layer, a second redistribution structure layer, and multiple chips, is provided. The bridge includes a silicon substrate, a redistribution layer, and multiple bridge pads. The interposer includes an intermediate layer, multiple conductive vias, multiple first pads, and multiple second pads. The bridge is embedded in the intermediate layer. The bridge pads are aligned with the upper surface. The first redistribution structure layer is disposed on the upper surface of the interposer and is electrically connected to the first pads and the bridge pads. The second redistribution structure layer is disposed on the lower surface of the interposer and is electrically connected to the second pads. The chips are disposed on the first redistribution structure layer and are electrically connected to the first redistribution structure layer. The chips are electrically connected to each other through the bridge.
-
公开(公告)号:US20220069489A1
公开(公告)日:2022-03-03
申请号:US17319109
申请日:2021-05-13
Applicant: Unimicron Technology Corp.
Inventor: John Hon-Shing Lau , Chia-Yu Peng , Kai-Ming Yang , Pu-Ju Lin , Cheng-Ta Ko , Tzyy-Jang Tseng
IPC: H01R12/52 , H01L21/48 , H01L23/498 , H01R4/04 , H01R43/00
Abstract: A circuit board structure, including a redistribution circuit structure layer, a build-up circuit structure layer, and a connection structure layer, is provided. The redistribution circuit structure layer includes multiple first connecting pads. The build-up circuit structure layer is disposed on one side of the redistribution circuit structure layer and includes multiple second connecting pads. A line width and a line spacing of the redistribution circuit structure layer are smaller than a line width and a line spacing of the build-up circuit structure layer. The connection structure layer is disposed between the redistribution circuit structure layer and the build-up circuit structure layer, and includes a substrate and multiple conductive paste pillars penetrating the substrate. The first connecting pads are electrically connected to the second connecting pads respectively through the conductive paste pillars. The first connecting pads and the second connecting pads are respectively embedded in two opposite surfaces of the substrate.
-
公开(公告)号:US20190306987A1
公开(公告)日:2019-10-03
申请号:US16361180
申请日:2019-03-21
Applicant: Unimicron Technology Corp.
Inventor: Tzyy-Jang Tseng , Cheng-Ta Ko , Kai-Ming Yang , Chih-Lun Wang
Abstract: A circuit board including an interconnect substrate and a multilayer structure is provided. The interconnect substrate includes a core layer and a conductive structure disposed on the core layer. The multilayer structure is disposed on the conductive structure. The multilayer structure includes a plurality of dielectric layers and a plurality of circuit structures. The circuit structures are disposed in the dielectric layers. A topmost layer in the circuit structures is exposed to the dielectric layers to be in contact with the conductive structure. A pattern of the topmost layer in the circuit structures and a pattern of a top surface of the conductive structure are engaged with each other.
-
公开(公告)号:US10178755B2
公开(公告)日:2019-01-08
申请号:US15590020
申请日:2017-05-09
Applicant: Unimicron Technology Corp.
Inventor: Ra-Min Tain , Kai-Ming Yang , Chien-Tsai Li
Abstract: A circuit board includes a first dielectric layer, a first circuit layer, a second circuit layer, a plurality of conductive vias, a second dielectric layer, a patterned seed layer, and a plurality of bonding layers. The first circuit layer is disposed in the first dielectric layer. The second circuit layer is disposed on the first dielectric layer. The conductive vias are disposed in the first dielectric layer and connect the first circuit layer to the second circuit layer. The second dielectric layer is disposed on the first dielectric layer and the second circuit layer and has a plurality of openings to expose a plurality of parts of the second circuit layer. The patterned seed layer is disposed on the exposed parts of second circuit layer and sidewalls of the openings. The bonding layers are respectively disposed on the patterned seed layer and made of porous copper.
-
公开(公告)号:US20250149426A1
公开(公告)日:2025-05-08
申请号:US18895309
申请日:2024-09-24
Applicant: Unimicron Technology Corp.
Inventor: An-Sheng Lee , Chen-Hao Lin , Kai-Ming Yang , Pu-Ju Lin , Cheng-Ta Ko , Chin-Sheng Wang , Tzyy-Jang Tseng
IPC: H01L23/498 , H01L23/00 , H01L25/00 , H01L25/16
Abstract: A package structure includes a package substrate, an organic interposer and an electronic unit. The package substrate includes a plurality of first pads. The organic interposer is disposed on the package substrate and includes a plurality of second pads. The second pads are directly connected to the first pads to electrically connected the organic interposer to the package substrate. At least one of each of the first pads and each of the second pads includes a pad portion and a plurality of contact portions connecting the pad portion. A first extension direction of the pad portion is different from a second extension direction of the contact portions. The electronic unit is disposed on the organic interposer, wherein the electronic unit is electrically connected to the package substrate through the organic interposer.
-
公开(公告)号:US20240237202A9
公开(公告)日:2024-07-11
申请号:US17992933
申请日:2022-11-23
Applicant: Unimicron Technology Corp.
Inventor: Kai-Ming Yang , Chia-Yu Peng , Cheng-Ta Ko , Pu-Ju Lin
CPC classification number: H05K1/0298 , H05K1/11 , H05K3/4644 , H05K2203/041
Abstract: A circuit board structure includes a carrier, a thin film redistribution layer disposed on the carrier, solder balls electrically connected to the thin film redistribution layer and the carrier, and a surface treatment layer. The thin film redistribution layer includes a first dielectric layer, pads, a first metal layer, a second dielectric layer, a second metal layer, and a third dielectric layer. A top surface of the first dielectric layer is higher than an upper surface of each pad. The first metal layer is disposed on a first surface of the first dielectric layer. The second dielectric layer has second openings exposing part of the first metal layer. The second metal layer extends into the second openings and is electrically connected to the first metal layer. The third dielectric layer has third openings exposing part of the second metal layer. The surface treatment layer is disposed on the upper surfaces.
-
公开(公告)号:US11943877B2
公开(公告)日:2024-03-26
申请号:US17684421
申请日:2022-03-02
Applicant: Unimicron Technology Corp.
Inventor: Wen-Yu Lin , Kai-Ming Yang , Chen-Hao Lin , Pu-Ju Lin , Cheng-Ta Ko , Chin-Sheng Wang , Guang-Hwa Ma , Tzyy-Jang Tseng
IPC: H05K3/24 , H01L21/56 , H01L23/15 , H01L23/31 , H01L23/488 , H01L23/544 , H05K1/11 , H05K3/46
CPC classification number: H05K3/467 , H05K1/112 , H05K2201/0191
Abstract: A circuit board structure includes a circuit substrate having opposing first and second sides, a redistribution structure disposed at the first side, and a dielectric structure disposed at the second side. The circuit substrate includes a first circuit layer disposed at the first side and a second circuit layer disposed at the second side. The redistribution structure is electrically coupled to the circuit substrate and includes a first leveling dielectric layer covering the first circuit layer, a first thin-film dielectric layer disposed on the first leveling dielectric layer and having a material different from the first leveling dielectric layer, and a first redistributive layer disposed on the first thin-film dielectric layer and penetrating through the first thin-film dielectric layer and the first leveling dielectric layer to be in contact with the first circuit layer. The dielectric structure includes a second leveling dielectric layer disposed below the second circuit layer.
-
-
-
-
-
-
-
-
-