-
公开(公告)号:CH600438A5
公开(公告)日:1978-06-15
申请号:CH1539775
申请日:1975-11-27
Applicant: IBM
Inventor: BORIE JEAN-CLAUDE , COUDER ALAIN , DAUBY ALAIN , DEMANGE MICHEL , LEBIZAY GERALD , LECHACZINSKY MICHEL
IPC: H04Q3/545 , G06F1/02 , G06F9/46 , G06F13/36 , G06F13/40 , G06F15/80 , G06F17/10 , H04Q11/04 , G06F15/00 , G06F15/20
Abstract: A modular digital signal processor based on a master-slave architecture has the capability of expanding its processing power by aggregating additional modules in a tree type structure. In such a processor the control functions are subdivided into groups, each for performance in a distinct control unit. One or more of the control units can perform a master function with respect to one or several slaved control units and can itself be a slave to a higher level control unit. The arithmetic data functions of the processor are performed in pipe line multiplier-accumulator units (PMAU), each of which is controlled by, instructions from an associated control unit.
-
公开(公告)号:FR2328349A1
公开(公告)日:1977-05-13
申请号:FR7308009
申请日:1973-03-01
Applicant: IBM FRANCE
Inventor: LEBIZAY GERALD , COUDER ALAIN
Abstract: Two-way links communication capability between time-division multiplexed subsystems is provided via dual time division address and data busses correlated by a recirculating memory having sections respectively associated with the address busses. Addresses on the address busses are recognized by the individual subsystems and further decoded to gate data to and from the busses data according to time slots assigned to terminal devices in the subsystems. The dual bus arrangement provides a full-duplex link in the sense that there is simultaneous communication via the two data busses, one each way.
-
公开(公告)号:DE2347378A1
公开(公告)日:1974-05-30
申请号:DE2347378
申请日:1973-09-20
Applicant: IBM
Inventor: COUDER ALAIN
-
公开(公告)号:FR2296221A1
公开(公告)日:1976-07-23
申请号:FR7443561
申请日:1974-12-27
Applicant: IBM FRANCE
Inventor: BORIE JEAN-CLAUDE , COUDER ALAIN , DAUBY ALAIN , DEMANGE MICHEL , LEBIZAY GERALD , LECHACZINSKY MICHEL
IPC: H04Q3/545 , G06F1/02 , G06F9/46 , G06F13/36 , G06F13/40 , G06F15/80 , G06F17/10 , H04Q11/04 , G06F7/00 , H04J6/00 , H04M7/00
Abstract: A modular digital signal processor based on a master-slave architecture has the capability of expanding its processing power by aggregating additional modules in a tree type structure. In such a processor the control functions are subdivided into groups, each for performance in a distinct control unit. One or more of the control units can perform a master function with respect to one or several slaved control units and can itself be a slave to a higher level control unit. The arithmetic data functions of the processor are performed in pipe line multiplier-accumulator units (PMAU), each of which is controlled by, instructions from an associated control unit.
-
公开(公告)号:DE2440480A1
公开(公告)日:1975-04-10
申请号:DE2440480
申请日:1974-08-23
Applicant: IBM
Inventor: COUDER ALAIN , DAUBY ALAIN
-
公开(公告)号:DE2554652A1
公开(公告)日:1976-07-01
申请号:DE2554652
申请日:1975-12-05
Applicant: IBM
Inventor: BORIE JEAN-CLAUDE , COUDER ALAIN , DAUBY ALAIN , DEMANGE MICHEL , LEBIZAY GERALD , LECHACZINSKY MICHEL
IPC: H04Q3/545 , G06F1/02 , G06F9/46 , G06F13/36 , G06F13/40 , G06F15/80 , G06F17/10 , H04Q11/04 , G06F9/18 , H04Q3/54 , H04L27/00
Abstract: A modular digital signal processor based on a master-slave architecture has the capability of expanding its processing power by aggregating additional modules in a tree type structure. In such a processor the control functions are subdivided into groups, each for performance in a distinct control unit. One or more of the control units can perform a master function with respect to one or several slaved control units and can itself be a slave to a higher level control unit. The arithmetic data functions of the processor are performed in pipe line multiplier-accumulator units (PMAU), each of which is controlled by, instructions from an associated control unit.
-
公开(公告)号:DE2405401A1
公开(公告)日:1974-09-19
申请号:DE2405401
申请日:1974-02-05
Applicant: IBM
Inventor: COUDER ALAIN , LEBIZAY GERALD
Abstract: Two-way links communication capability between time-division multiplexed subsystems is provided via dual time division address and data busses correlated by a recirculating memory having sections respectively associated with the address busses. Addresses on the address busses are recognized by the individual subsystems and further decoded to gate data to and from the busses data according to time slots assigned to terminal devices in the subsystems. The dual bus arrangement provides a full-duplex link in the sense that there is simultaneous communication via the two data busses, one each way.
-
-
-
-
-
-