-
公开(公告)号:GB2572287A
公开(公告)日:2019-09-25
申请号:GB201909219
申请日:2017-11-27
Applicant: IBM
Inventor: LAKSHMINARAYANA ARIMILLI , WILLIAM STARKE , YIFTACH BENJAMINI , JEFFREY A STUECHELI , BARTHOLOMEW BLANER , ETAI ADAR
IPC: G06F12/0815 , G06F12/1081 , G06F13/16
Abstract: Managing lowest point of coherency (LPC) memory using a service layer adapter, the adapter coupled to a processor and an accelerator on a host computing system, the processor configured for symmetric multi-processing, including receiving, by the adapter, a memory access instruction from the accelerator; retrieving, by the adapter, a real address for the memory access instruction; determining, using base address registers on the adapter, that the real address targets the LPC memory, wherein the base address registers direct memory access requests between the LPC memory and other memory locations on the host computing system; and sending, by the adapter, the memory access instruction and the real address to a media controller for the LPC memory, wherein the media controller for the LPC memory is attached to the adapter via a memory interface.
-
公开(公告)号:GB2564994A
公开(公告)日:2019-01-30
申请号:GB201817748
申请日:2017-04-05
Applicant: IBM
Inventor: DEREK WILLIAMS , GUY GUTHRIE , JONATHAN ROBERT JACKSON , WILLIAM STARKE , JEFFREY STUECHELI
IPC: G06F12/0811 , G06F12/0815 , G06F12/084 , G06F12/0842
Abstract: A multiprocessor data processing system includes multiple vertical cache hierarchies supporting a plurality of processor cores, a system memory, and a system interconnect. In response to a load-and-reserve request from a first processor core, a first cache memory supporting the first processor core issues on the system interconnect a memory access request for a target cache line of the load-and-reserve request. Responsive to the memory access request and prior to receiving a system wide coherence response for the memory access request, the first cache memory receives from a second cache memory in a second vertical cache hierarchy by cache-to-cache intervention the target cache line and an early indication of the system wide coherence response for the memory access request. In response to the early indication and prior to receiving the system wide coherence response, the first cache memory initiating processing to update the target cache line in the first cache memory.
-
公开(公告)号:GB2564994B
公开(公告)日:2020-12-23
申请号:GB201817748
申请日:2017-04-05
Applicant: IBM
Inventor: DEREK WILLIAMS , GUY GUTHRIE , JONATHAN ROBERT JACKSON , WILLIAM STARKE , JEFFREY STUECHELI
IPC: G06F12/0815 , G06F12/0811 , G06F12/084 , G06F12/0842
-
公开(公告)号:GB2572287B
公开(公告)日:2020-03-04
申请号:GB201909219
申请日:2017-11-27
Applicant: IBM
Inventor: LAKSHMINARAYANA BABA ARIMILLI , WILLIAM STARKE , YIFTACH BENJAMINI , JEFFREY A STUECHELI , BARTHOLOMEW BLANER , ETAI ADAR
IPC: G06F12/0815 , G06F12/1081 , G06F13/16
Abstract: Managing lowest point of coherency (LPC) memory using a service layer adapter, the adapter coupled to a processor and an accelerator on a host computing system, the processor configured for symmetric multi-processing, including receiving, by the adapter, a memory access instruction from the accelerator; retrieving, by the adapter, a real address for the memory access instruction; determining, using base address registers on the adapter, that the real address targets the LPC memory, wherein the base address registers direct memory access requests between the LPC memory and other memory locations on the host computing system; and sending, by the adapter, the memory access instruction and the real address to a media controller for the LPC memory, wherein the media controller for the LPC memory is attached to the adapter via a memory interface.
-
公开(公告)号:GB2572287A8
公开(公告)日:2019-10-09
申请号:GB201909219
申请日:2017-11-27
Applicant: IBM
Inventor: LAKSHMINARAYANA ARIMILLI , WILLIAM STARKE , YIFTACH BENJAMINI , JEFFREY A STUECHELI , BARTHOLOMEW BLANER , ETAI ADAR
IPC: G06F12/0815 , G06F12/1081 , G06F13/16
Abstract: Managing lowest point of coherency (LPC) memory using a service layer adapter, the adapter coupled to a processor and an accelerator on a host computing system, the processor configured for symmetric multi-processing, including receiving, by the adapter, a memory access instruction from the accelerator; retrieving, by the adapter, a real address for the memory access instruction; determining, using base address registers on the adapter, that the real address targets the LPC memory, wherein the base address registers direct memory access requests between the LPC memory and other memory locations on the host computing system; and sending, by the adapter, the memory access instruction and the real address to a media controller for the LPC memory, wherein the media controller for the LPC memory is attached to the adapter via a memory interface.
-
-
-
-