MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME
    1.
    发明申请
    MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME 有权
    存储器件及其制造方法

    公开(公告)号:US20110180864A1

    公开(公告)日:2011-07-28

    申请号:US12691964

    申请日:2010-01-22

    CPC classification number: H01L27/11568 H01L29/66833 H01L29/7926

    Abstract: A memory device is provided, including a substrate, a conductive layer, a charge storage layer, a plurality of isolation structures, a plurality of first doped regions, and a plurality of second doped regions. The substrate has a plurality of trenches. The conductive layer is disposed on the substrate and fills the trenches. The charge storage layer is disposed between the substrate and the conductive layer. The isolation structures are disposed in the substrate between two adjacent trenches, respectively. The first doped regions are disposed in an upper portion of the substrate between each isolation structure and each trench, respectively. The second doped regions are disposed in the substrate under a bottom portion of the trenches, in which each isolation structure is disposed between two adjacent second doped regions.

    Abstract translation: 提供了一种存储器件,包括衬底,导电层,电荷存储层,多个隔离结构,多个第一掺杂区和多个第二掺杂区。 衬底具有多个沟槽。 导电层设置在基板上并填充沟槽。 电荷存储层设置在基板和导电层之间。 隔离结构分别设置在两个相邻沟槽之间的衬底中。 第一掺杂区域分别设置在每个隔离结构和每个沟槽之间的衬底的上部。 第二掺杂区域设置在沟槽的底部下方的衬底中,其中每个隔离结构设置在两个相邻的第二掺杂区域之间。

    Cable having EMI-suppressing arrangement and method for making the same
    2.
    发明授权
    Cable having EMI-suppressing arrangement and method for making the same 失效
    具有EMI抑制布置的电缆及其制造方法

    公开(公告)号:US07671278B2

    公开(公告)日:2010-03-02

    申请号:US11981287

    申请日:2007-10-31

    Abstract: Provided herewith a cable (1, 2) with EMI suppressing arrangement which comprises a conductive wire (10) and an insulative layer (20) enveloping over the wire. A braided metal layer (30) envelops over the insulative layer, and a magnetic layer (40, 501) is arranged thereover. And an insulative jacket (50, 502) envelops over the magnetic layer.

    Abstract translation: 提供具有EMI抑制布置的电缆(1,2),其包括导线(10)和包围在导线上的绝缘层(20)。 编织金属层(30)包围在绝缘层上方,并且在其上布置有磁性层(40,501)。 并且绝缘套管(50,502)包围在磁性层上。

    DIODE-LESS ARRAY FOR ONE-TIME PROGRAMMABLE MEMORY
    3.
    发明申请
    DIODE-LESS ARRAY FOR ONE-TIME PROGRAMMABLE MEMORY 有权
    一次性可编程存储器的二极管阵列

    公开(公告)号:US20090116274A1

    公开(公告)日:2009-05-07

    申请号:US12346706

    申请日:2008-12-30

    CPC classification number: G11C17/16 H01L21/8221 H01L27/0688 H01L27/101

    Abstract: A one-time programmable memory array includes a first row conductor extending in a first row direction and disposed at a first elevation, a second row conductor extending in a second row direction and disposed at a second elevation and a column conductor extending in a column direction and disposed adjacent to the first row conductor and adjacent to the second row conductor. The array also includes a dielectric layer covering at least a portion of the column conductor, a fuse link coupled between the dielectric layer on the column conductor and the second row conductor.

    Abstract translation: 一次可编程存储器阵列包括在第一行方向上延伸并且设置在第一高度的第一行导体,在第二行方向上延伸并设置在第二高度的第二行导体和沿列方向延伸的列导体 并且设置成与第一行导体相邻并且与第二行导体相邻。 阵列还包括覆盖列导体的至少一部分的电介质层,耦合在列导体上的电介质层和第二行导体之间的熔丝链。

    Modularly configurable memory system for LCD TV system
    4.
    发明授权
    Modularly configurable memory system for LCD TV system 有权
    用于液晶电视系统的模块化可配置存储系统

    公开(公告)号:US07515158B2

    公开(公告)日:2009-04-07

    申请号:US11158872

    申请日:2005-06-22

    Abstract: A configurable memory system provides a high bandwidth, low latency, no wait state data path to a memory system functioning as a frame buffer for a digital video processing system. The configurable memory system has configurable channels that are programmable to control the access pattern of the memory controller. Once the configurable channels are programmed, the memory controller can generate the necessary address, timing, and control signals for selectively writing the data to and reading the data from the selected blocks of the array of memory devices continuously access the memory and move the data to the channel buffers. The channel buffer receives, retains, and transfers a defined segment of the data as defined by the segment pattern between the processing system and the array of memory devices, such that the processing system is able to transfer and receive the data continuously according to data requirements of the processing system.

    Abstract translation: 可配置的存储器系统提供高带宽,低等待时间,无等待状态数据路径到用作数字视频处理系统的帧缓冲器的存储器系统。 可配置存储器系统具有可编程的可配置通道,以控制存储器控制器的访问模式。 一旦可配置的通道被编程,存储器控制器可以产生必要的地址,定时和控制信号,用于选择性地将数据写入存储器件阵列的所选块并从其中读取数据,并持续访问存储器并将数据移动到 通道缓冲区。 信道缓冲器接收,保留和传送由处理系统和存储器件阵列之间的段模式定义的数据的定义段,使得处理系统能够根据数据要求连续地传送和接收数据 的处理系统。

    Diode-Less Array for One-Time Programmable Memory
    6.
    发明申请
    Diode-Less Array for One-Time Programmable Memory 失效
    一次性可编程存储器的二极管阵列

    公开(公告)号:US20120008363A1

    公开(公告)日:2012-01-12

    申请号:US13240589

    申请日:2011-09-22

    CPC classification number: G11C17/16 H01L21/8221 H01L27/0688 H01L27/101

    Abstract: A one-time programmable memory array includes a first row conductor extending in a first row direction and disposed at a first elevation, a second row conductor extending in a second row direction and disposed at a second elevation and a column conductor extending in a column direction and disposed adjacent to the first row conductor and adjacent to the second row conductor. The array also includes a dielectric layer covering at least a portion of the column conductor, a fuse link coupled between the dielectric layer on the column conductor and the second row conductor.

    Abstract translation: 一次可编程存储器阵列包括在第一行方向上延伸并且设置在第一高度的第一行导体,在第二行方向上延伸并设置在第二高度的第二行导体和沿列方向延伸的列导体 并且设置成与第一行导体相邻并且与第二行导体相邻。 阵列还包括覆盖列导体的至少一部分的电介质层,耦合在列导体上的电介质层和第二行导体之间的熔丝链。

    MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME
    7.
    发明申请
    MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME 有权
    存储器件及其制造方法

    公开(公告)号:US20110220986A1

    公开(公告)日:2011-09-15

    申请号:US12724053

    申请日:2010-03-15

    CPC classification number: H01L29/792 H01L27/11568

    Abstract: A memory device including a substrate, a conductive layer, a charge storage layer, first and second dopant regions and first and second cell dopant regions is provided. A plurality of trenches is deployed in the substrate. The conductive layer is disposed on the substrate and fills the trenches. The charge storage layer is disposed between the substrate and the conductive layer. The first and second dopant regions having a first conductive type are configured in the substrate under bottoms of the trenches and in an upper portion of the substrate between two adjacent trenches, respectively. The first and second cell dopant regions having a second conductive type are configured in the substrate between lower portions of side surfaces of the trenches and in the substrate adjacent to the bottoms of the second dopant regions, respectively. The first and the second conductive types are different dopant types.

    Abstract translation: 提供了包括基板,导电层,电荷存储层,第一和第二掺杂剂区以及第一和第二单元掺杂区的存储器件。 多个沟槽部署在基板中。 导电层设置在基板上并填充沟槽。 电荷存储层设置在基板和导电层之间。 具有第一导电类型的第一和第二掺杂剂区域分别在沟槽的底部和衬底的上部分别配置在衬底中。 具有第二导电类型的第一和第二单元掺杂区域分别配置在沟槽的侧表面的下部和与第二掺杂区的底部相邻的衬底中的衬底中。 第一和第二导电类型是不同的掺杂剂类型。

    Diode-less array for one-time programmable memory
    8.
    发明授权
    Diode-less array for one-time programmable memory 有权
    一次可编程存储器的无二极管阵列

    公开(公告)号:US07486534B2

    公开(公告)日:2009-02-03

    申请号:US11297529

    申请日:2005-12-08

    CPC classification number: G11C17/16 H01L21/8221 H01L27/0688 H01L27/101

    Abstract: A one-time programmable memory array includes a first row conductor extending in a first row direction and disposed at a first elevation, a second row conductor extending in a second row direction and disposed at a second elevation and a column conductor extending in a column direction and disposed adjacent to the first row conductor and adjacent to the second row conductor. The array also includes a dielectric layer covering at least a portion of the column conductor, a fuse link coupled between the dielectric layer on the column conductor and the second row conductor.

    Abstract translation: 一次可编程存储器阵列包括在第一行方向上延伸并且设置在第一高度的第一行导体,在第二行方向上延伸并设置在第二高度的第二行导体和沿列方向延伸的列导体 并且设置成与第一行导体相邻并且与第二行导体相邻。 阵列还包括覆盖列导体的至少一部分的电介质层,耦合在列导体上的电介质层和第二行导体之间的熔丝链。

Patent Agency Ranking