METHOD OF MAKING NMOS AND PMOS DEVICES WITH REDUCED MASKING STEPS
    21.
    发明公开
    METHOD OF MAKING NMOS AND PMOS DEVICES WITH REDUCED MASKING STEPS 失效
    用于NMOS和PMOS器件具有减少掩模步骤

    公开(公告)号:EP0978141A1

    公开(公告)日:2000-02-09

    申请号:EP98912999.4

    申请日:1998-03-19

    CPC classification number: H01L21/823814

    Abstract: A method of making NMOS and PMOS devices with reduced masking steps is disclosed. The method includes providing a semiconductor substrate with a first active region of first conductivity type and a second active region of second conductivity type, forming a gate material over the first and second active regions, forming a first masking layer over the gate material, etching the gate material using the first masking layer as an etch mask to form a first gate over the first active region and a second gate over the second active region, implanting a dopant of second conductivity type into the first and second active regions using the first masking layer as an implant mask, forming a second masking layer that covers the first active region and includes an opening above the second active region, and implanting a dopant of first conductivity type into the second active region using the first and second masking layers as an implant mask. Advantageously, the dopant of first conductivity type counterdopes the dopant of second conductivity type in the second active region, thereby providing source and drain regions of second conductivity type in the first active region and source and drain regions of first conductivity type in the second active region with a single masking step and without subjecting either gate to dopants of first and second conductivity type.

    DEPOSITING A MATERIAL OF CONTROLLED, VARIABLE THICKNESS ACROSS A SURFACE FOR PLANARIZATION OF THAT SURFACE
    24.
    发明公开
    DEPOSITING A MATERIAL OF CONTROLLED, VARIABLE THICKNESS ACROSS A SURFACE FOR PLANARIZATION OF THAT SURFACE 审中-公开
    分离 - 用于平坦此表面的表面受控,薇拉·桑塔德对于翼厚的材料,

    公开(公告)号:EP1070343A1

    公开(公告)日:2001-01-24

    申请号:EP98953682.6

    申请日:1998-10-19

    CPC classification number: H01L22/20 H01L21/31051 H01L21/32115

    Abstract: A method is provided for obtaining a topography with a substantially planar upper surface. The profile of the upper surface of the semiconductor topography is first detected by a profile detection tool, such as a stylus profilometer. The profile detection tool creates a database to quantify the elevational variations across the upper surface of the semiconductor topography. The database is then provided to a control system of a deposition tool. The control system controls the deposition of a profile layer upon the upper surface of the semiconductor topography such that a thickness of the profile layer is a function of the elevation of the surface. In one embodiment, the control system controls a potential gradient across the semiconductor topography so as to cause more reactant species to be directed toward the more recessed regions of the topography. In another embodiment, the control system controls the opening and closing of valves disposed within a shower head above the semiconductor topography. More reactant species are allowed to pass from those valves positioned directly above the more recessed regions of the topography. The resulting upper surface of the semiconductor topography is thus planar.

    METHOD OF MAKING NMOS AND PMOS DEVICES WITH REDUCED MASKING STEPS
    25.
    发明授权
    METHOD OF MAKING NMOS AND PMOS DEVICES WITH REDUCED MASKING STEPS 失效
    用于NMOS和PMOS器件具有减少掩模步骤

    公开(公告)号:EP0978141B1

    公开(公告)日:2006-07-12

    申请号:EP98912999.4

    申请日:1998-03-19

    CPC classification number: H01L21/823814

    Abstract: A method of making NMOS and PMOS devices with reduced masking steps is disclosed. The method includes providing a semiconductor substrate with a first active region of first conductivity type and a second active region of second conductivity type, forming a gate material over the first and second active regions, forming a first masking layer over the gate material, etching the gate material using the first masking layer as an etch mask to form a first gate over the first active region and a second gate over the second active region, implanting a dopant of second conductivity type into the first and second active regions using the first masking layer as an implant mask, forming a second masking layer that covers the first active region and includes an opening above the second active region, and implanting a dopant of first conductivity type into the second active region using the first and second masking layers as an implant mask. Advantageously, the dopant of first conductivity type counterdopes the dopant of second conductivity type in the second active region, thereby providing source and drain regions of second conductivity type in the first active region and source and drain regions of first conductivity type in the second active region with a single masking step and without subjecting either gate to dopants of first and second conductivity type.

Patent Agency Ranking