-
公开(公告)号:DE102008048901B4
公开(公告)日:2017-06-29
申请号:DE102008048901
申请日:2008-09-25
Applicant: INFINEON TECHNOLOGIES AG
Inventor: CLARA MARTIN , GIANDOMENICO ANTONIO DI , GORI LUCA , KLATZER WOLFGANG , SAN SEGUNDO BELLO DAVID , WIESBAUER ANDREAS
Abstract: Integrierte Schaltung, umfassend: eine Sigma-Delta-Modulatorschaltung; einen ersten Multibit-Digital-Analog-Wandler (100A; 500A, 500C) mit einer Vielzahl von Ausgangszellen (300) in einer ersten Rückkopplungsschleife der Sigma-Delta-Modulatorschaltung, einen zweiten Multibit-Digital-Analog-Wandler (100B; 500B, 500D) mit einer Vielzahl von Ausgangszellen (300) in einer zweiten Rückkopplungsschleife der Sigma-Delta-Modulatorschaltung, und eine Kalibrierungsschaltung (200; 600A, 600B, 620A, 620B, 630A, 630B), welche von dem ersten und dem zweiten Digital-Analog-Wandler (100A, 100B; 500A, 500B, 500C, 500D) gemeinsam genutzt ist, wobei die Kalibrierungsschaltung (200; 600A, 600B, 620A, 620B, 630A, 630B) eine Steuerschaltung (240; 600A, 600B) umfasst, welche dazu ausgestaltet ist, dem ersten und dem zweiten Multibit-Digital-Analog-Wandler (100A, 100B; 500A, 500B, 500C, 500D) ein Kalibrierungseingangssignal (CALIN) zur Auswahl wenigstens einer der Ausgangszellen (300) zur Kalibrierung zuzuführen.
-
公开(公告)号:DE102005017304B3
公开(公告)日:2006-11-02
申请号:DE102005017304
申请日:2005-04-14
Applicant: INFINEON TECHNOLOGIES AG
Inventor: CLARA MARTIN , DI GIANDOMENICO ANTONIO , KLATZER WOLFGANG , GORI LUCA
-
公开(公告)号:DE102009045766A1
公开(公告)日:2010-05-20
申请号:DE102009045766
申请日:2009-10-16
Applicant: INFINEON TECHNOLOGIES AG
Inventor: MARSILI STEFANO , BIZJAK LUCA , GORI LUCA
IPC: H02M3/156
Abstract: The present disclosure relates to circuits and methods for improving the performance of plural DC-DC voltage converters.
-
公开(公告)号:DE102005017305A1
公开(公告)日:2006-10-19
申请号:DE102005017305
申请日:2005-04-14
Applicant: INFINEON TECHNOLOGIES AG
Inventor: CLARA MARTIN , DI GIANDOMENICO ANTONIO , KLATZER WOLFGANG , GORI LUCA
Abstract: The converter has two segments of partitioned cell arrangement (14) wit number of converter cells (15a, 17a) and redundant converter cells (15b, 17b). Weighted redundant converter cells are provided in the two segments . The converter cells and the redundant converter cells have same weight within the segments. An online-self calibration unit contains an individual reference cell for calibrating the converter cells (15a, 17a). An independent claim is also included for a method of online-calibration of converter cells of a digital to analog converter.
-
公开(公告)号:DE102008048901A1
公开(公告)日:2009-04-02
申请号:DE102008048901
申请日:2008-09-25
Applicant: INFINEON TECHNOLOGIES AG
Inventor: CLARA MARTIN , GIANDOMENICO ANTONIO DI , GORI LUCA , KLATZER WOLFGANG , SAN SEGUNDO BELLO DAVID , WIESBAUER ANDREAS
Abstract: In an integrated circuit including a first multibit digital-to-analog converter and a second multibit digital-to-analog converter, a calibration circuit is provided which is shared between the first and second digital-to-analog converters.
-
公开(公告)号:DE102005050631A1
公开(公告)日:2007-05-10
申请号:DE102005050631
申请日:2005-10-21
Applicant: INFINEON TECHNOLOGIES AG
Inventor: PAOLI GERHARD , STRAEUSSNIGG DIETMAR , GORI LUCA , MAHER PAUL , KENDER NANA , SZEGEDI MICHAEL
IPC: H04L27/26
Abstract: The device (5) has an analog to digital converter (10) for converting analog data signals to digital data signals, where the converter has a calibrating unit. The calibrating unit compensates an error in the digital data signals produced in the converter during conversion of the analog data signals. The converter is provided downstream to decimation filters (13, 14) that are provided for decimating the digital data signals, where the filters are assigned to two different coefficient sets.
-
-
-
-
-