MULTIPLE MATERIAL STACKS WITH A STRESS RELIEF LAYER BETWEEN A METAL STRUCTURE AND A PASSIVATION LAYER AND METHOD
    5.
    发明申请
    MULTIPLE MATERIAL STACKS WITH A STRESS RELIEF LAYER BETWEEN A METAL STRUCTURE AND A PASSIVATION LAYER AND METHOD 审中-公开
    具有金属结构和钝化层之间的应力消除层的多个材料堆叠和方法

    公开(公告)号:WO02069368A3

    公开(公告)日:2002-11-21

    申请号:PCT/GB0200758

    申请日:2002-02-20

    Applicant: IBM IBM UK

    Abstract: A structure/method for reducing the stress between a dielectric, passivation layer and a metallic structure comprising coating the metallic structure with a low stress modulus buffer material, and forming the dielectric passivation layer covering the low stress modulus buffer material. The low stress modulus buffer material is composed of a layer of a polymeric material selected from at least one of the group consisting of a hydrogen/alkane SQ (SilsesQuioxane) resin, polyimide, and a polymer resin. The dielectric, passivation layer is composed of at least one layer of a material selected from at least one of the group consisting of silicon oxide and silicon nitride. A protective layer is formed over the dielectric, passivation layer. The low stress modulus buffer material has a thermal coefficient of expansion between that of the metallic structure and that of the dielectric passivation layer. In particular, the dielectric passivation layer between the metallic structure and the low stress modulus buffer material has a thermal coefficient of expansion between about 5ppm/ DEG C and about 20ppm/ DEG C.

    Abstract translation: 一种用于减小电介质,钝化层和金属结构之间的应力的结构/方法,包括用低应力模量缓冲材料涂覆金属结构,以及形成覆盖低应力模量缓冲材料的电介质钝化层。 低应力模量缓冲材料由选自氢/烷烃SQ(SilsesQuioxane)树脂,聚酰亚胺和聚合物树脂中的至少一种的聚合材料层组成。 电介质钝化层由至少一层选自氧化硅和氮化硅中的至少一种的材料组成。 在电介质钝化层上形成保护层。 低应力模量缓冲材料具有在金属结构和介电钝化层的热膨胀系数之间的热膨胀系数。 特别地,金属结构和低应力模量缓冲材料之间的介电钝化层的热膨胀系数为约5ppm /℃至约20ppm /℃。

    METAL-INSULATOR-METAL CAPACITOR AND METHOD OF FABRICATION
    8.
    发明申请
    METAL-INSULATOR-METAL CAPACITOR AND METHOD OF FABRICATION 审中-公开
    金属绝缘体 - 金属电容器和制造方法

    公开(公告)号:WO2005034201A3

    公开(公告)日:2007-12-06

    申请号:PCT/US2004032405

    申请日:2004-09-30

    Abstract: A method and structure for a MIM capacitor, the structure including: an electronic device, comprising: an interievel dielectric layer formed on a semiconductor substrate; a copper bottom electrode formed in the interievel dielectric layer, atop surface of the bottom electrode co-planer with a top surface of the interievel dielectric layer; a conductive diffusion barrier in direct contact with the top surface of the bottom electrode; a MIM dielectric in direct contact with a top surface of the conductive diffusion barrier; and a top electrode in direct contact with a top surface of the MIM dielectric. The conductive diffusion barrier may be recessed into the copper bottom electrode or an additional recessed conductive diffusion barrier provided. Compatible resistor and alignment mark structures are also disclosed.

    Abstract translation: 一种MIM电容器的方法和结构,所述结构包括:电子器件,包括:形成在半导体衬底上的电介质层; 形成在所述层间电介质层中的铜底电极,所述底电极共平面的顶表面具有所述电介质层的顶表面; 与底部电极的顶表面直接接触的导电扩散阻挡层; 与所述导电扩散阻挡层的顶表面直接接触的MIM电介质; 以及与MIM电介质的顶表面直接接触的顶部电极。 导电扩散阻挡层可以凹进到铜底电极或设置的另外的凹入的导电扩散阻挡层中。 还公开了兼容的电阻器和对准标记结构。

    Multiple material stacks with a stress relief layer between a metal structure and a passivation layer and method

    公开(公告)号:AU2002232005A1

    公开(公告)日:2002-09-12

    申请号:AU2002232005

    申请日:2002-02-20

    Applicant: IBM

    Abstract: A structure/method for reducing the stress between a dielectric, passivation layer and a metallic structure comprising coating the metallic structure with a low stress modulus buffer material, and forming the dielectric passivation layer covering the low stress modulus buffer material. The low stress modulus buffer material is composed of a layer of a polymeric material selected from at least one of the group consisting of a hydrogen/alkane SQ (SilsesQuioxane) resin, polyimide, and a polymer resin. The dielectric, passivation layer is composed of at least one layer of a material selected from at least one of the group consisting of silicon oxide and silicon nitride. A protective layer is formed over the dielectric, passivation layer. The low stress modulus buffer material has a thermal coefficient of expansion between that of the metallic structure and that of the dielectric passivation layer. In particular, the dielectric passivation layer between the metallic structure and the low stress modulus buffer material has a thermal coefficient of expansion between about 5 ppm/° C. and about 20 ppm/° C.

Patent Agency Ranking