-
公开(公告)号:JPH09128347A
公开(公告)日:1997-05-16
申请号:JP14555196
申请日:1996-06-07
Applicant: TANDEM COMPUTERS INC
Inventor: ROBAATO DABURIYUU HOOSUTO , UIRIAMU EDOWAADO BEIKAA , RANDARU JII BANTON , JIYON MAIKERU BURAUN , UIRIAMU EFU BURUTSUKAATO , UIRIAMU PATAASON BANTON , GEARII EFU KIYANBERU , JIYON DEIIN KOODEINTON , RICHIYAADO DABURIYUU KATSUTSU , BARII RII DOREKUSURAA , HARII FURANKU ERUROTSUDO , DANIERU ERU FUAURAA , DEIBUITSUDO JIEI GAASHIA , POORU ENU HINTEITSUKA , JIEFURII AI ISUWANDEII , DAGURASU YUUJIIN JIYUUITSUTO , KAATEISU UIIRAADO JIYOONZU JIY , JIEEMUZU SUTEIIBUNSU KURETSUKA , JIYON SHII KURAUSU , SUTEIIBUN JII ROU , SUUZAN SUTOON MERADEISU , SUTEIIBUN SHII MEIAAZU , DEIBUITSUDO POORU SOONIA , UIRIAMU JIYOERU WATOSON , PATORISHIA ERU HOWAITOSAIDO , FURANKU EI UIRIAMUSU , RINDA ERIN ZARUZAARA
Abstract: PROBLEM TO BE SOLVED: To facilitate fault-tolerant operation by including a routing element coupled with the central processor and peripheral device of a subprocessing system so as to transmit data between the central processor and peripheral device of the subprocessing system. SOLUTION: Subprocessor systems 10A and 10B include central processors CPUs 12, routers 14, and plural input/output I/O packet interfaces 16 connected to many I/O devices 17 by characteristic input/output NIO buses. The MPs 18 of the subprocessor system 10A and 10B connect IEEE1149. one-test buses 17 and registers used by the MPs 18 to transmit states and control information between elements and MPs 18 to elements of the subprocessor systems through on-line access port OLAP interfaces included in the elements.
-
公开(公告)号:JPH09128356A
公开(公告)日:1997-05-16
申请号:JP14527896
申请日:1996-06-07
Applicant: TANDEM COMPUTERS INC
Inventor: ROBAATO DABURIYUU HOOSUTO , DEIBUITSUDO JIEI GAASHIA , UIRIAMU PATAASON BANTON , UIRIAMU EFU BURUTSUKAATO , DANIERU ERU FUAURAA , KAATEISU UIIRAADO JIYOONZU JIY , DEIBUITSUDO POORU SOONIA , UIRIAMU JIYOERU WATOSON , FURANKU EI UIRIAMUSU
IPC: G06F11/18 , G01R31/317 , G01R31/3185 , G06F1/12 , G06F9/52 , G06F11/00 , G06F11/10 , G06F11/16 , G06F11/20 , G06F11/273 , G06F12/08 , G06F12/14 , G06F12/16 , G06F13/00 , H04L12/56 , H04L29/14 , G06F15/163 , G06F15/16
Abstract: PROBLEM TO BE SOLVED: To add no delay to access by providing an error inspecting function and performing error inspection by an interface so that no influence is exerted on performance. SOLUTION: A data processing system 10 is equipped with two subprocessor systems 10A and 10B which have substantially the same structure and functions. Each of the subprocessor systems 10A and 10B includes a central processing unit(CPU) 12, a router 14, and plural I/O packet interfaces 16 coupled with many I/O devices 17. The pair of CPUs 12 is each equipped with an interface device. Those interface devices receive specific parts of N-bit data words from the other interface devices to which an error signal detected by miscomparison should be asserted and compare them with specific parts of N-bit data words received from the corresponding CPUs 12.
-
公开(公告)号:JPH09134332A
公开(公告)日:1997-05-20
申请号:JP14523096
申请日:1996-06-07
Applicant: TANDEM COMPUTERS INC
Inventor: SUTEIIBUN SHII MEIAAZU , JIYON MAIKERU BURAUN , UIRIAMU EFU BURUTSUKAATO , JIEEMUZU SUTEIIBUNSU KURETSUKA
IPC: G06F11/18 , G01R31/317 , G01R31/3185 , G06F1/12 , G06F9/52 , G06F11/00 , G06F11/10 , G06F11/16 , G06F11/20 , G06F11/273 , G06F12/08 , G06F12/14 , G06F12/16 , G06F13/00 , H04L12/56 , H04L29/14 , G06F15/16
Abstract: PROBLEM TO BE SOLVED: To provide a multiprocessor system which can attain the fail-first, fail-functional and fault tolerant actions. SOLUTION: This multiprocessor system includes the sub-processor systems 10A and 10B which have the substantially same constitution. The CPU 12A and 12B of systems 10A and 10B can communicate with the I/O devices 171 to 17n or the CPU of the multiprocessor system via the routing devices 14A and 14B. The communication is performed between the I/O devices and the multiplexed CPUs by means of the messages which are turned into a packet. These CPUs and I/O devices are written into or read out of the CPU of the multiprocessor system. The protection of the CPU memory is maintained by every CPU that has a priority check function of the read/write operations which are carried out against the CPU memory.
-
公开(公告)号:JPH09146905A
公开(公告)日:1997-06-06
申请号:JP14525096
申请日:1996-06-07
Applicant: TANDEM COMPUTERS INC
Inventor: UIRIAMU JIYOERU WATOSON , UIRIAMU EDOWAADO BEIKAA , UIRIAMU EFU BURUTSUKAATO , UIRIAMU PATAASON BANTON , DEIBUITSUDO JIEI GAASHIA , ROBAATO DABURIYUU HOOSUTO , JIEFURII AI ISUWANDEII , DEIBUITSUDO KINKEIDO
IPC: G06F11/18 , G01R31/317 , G01R31/3185 , G06F1/12 , G06F9/52 , G06F11/00 , G06F11/10 , G06F11/16 , G06F11/20 , G06F11/273 , G06F12/08 , G06F12/14 , G06F12/16 , G06F13/00 , H04L12/56 , H04L29/14 , G06F15/163 , G06F15/16
Abstract: PROBLEM TO BE SOLVED: To obtain a multiplex processor system combining the both of two approaches with a fault telerant architecture, a hardware redundancy and a software recovery technique by a single system. SOLUTION: A multiprocessor system 10 includes a number of sub-processor systems 10A and 10B each of which is substantially composed into the same one. The one CPU 12 is the sub-processor systems 10A and 10B is possible to perform communication through the I/O device 17 of the system of the CPU 12 of the system and a routing element 14. The communication between the I/O device 17 operating in a simplex mode and the CPUs 12 is performed by the message made into a packet. The CPUs 12 and the I/O device are written in the memory of the CPU 12 of the system or are read from the memory. The protection of the memory is maintained by each CPU 12 provided with the propriety inspection for the reading/writing to the memory of the CPU 12.
-
-
-