-
公开(公告)号:US10301176B2
公开(公告)日:2019-05-28
申请号:US15857461
申请日:2017-12-28
Applicant: Intel IP Corporation
Inventor: Gerald Ofner , Thorsten Meyer , Reinhard Mahnkopf , Christian Geissler , Andreas Augustin
Abstract: In embodiments, a package assembly may include an application-specific integrated circuit (ASIC) and a microelectromechanical system (MEMS) having an active side and an inactive side. In embodiments, the MEMS may be coupled directly to the ASIC by way of one or more interconnects. The MEMS, ASIC, and one or more interconnects may define or form a cavity such that the active portion of the MEMS is within the cavity. In some embodiments, the package assembly may include a plurality of MEMS coupled directly to the ASIC by way of a plurality of one or more interconnects. Other embodiments may be described and/or claimed.
-
公开(公告)号:US11031699B2
公开(公告)日:2021-06-08
申请号:US15892632
申请日:2018-02-09
Applicant: Intel IP Corporation
Inventor: Saravana Maruthamuthu , Bernd Waidhas , Andreas Augustin , Georg Seidemann
IPC: H01Q19/06 , H01Q15/08 , H01L23/66 , H01L23/528 , H01L23/498 , H01L23/522 , H01L23/00 , H01L21/56 , H01L21/3205 , H01L21/48 , H01L21/768 , H01L23/13 , H01Q1/48
Abstract: Some embodiments include packages and methods of making the packages. One of the packages includes a ground layer (e.g., a ground plane) of metal formed over a chip of die, an antenna element of metal formed over the ground layer, and a dielectric lens formed over the antenna element. The dielectric lens includes a plurality of dielectric layers that have graded dielectric constants in a decreasing order along a direction from the antenna element toward a top surface of the package.
-
13.
公开(公告)号:US11018114B2
公开(公告)日:2021-05-25
申请号:US16515979
申请日:2019-07-18
Applicant: Intel IP Corporation
Inventor: Bernd Waidhas , Georg Seidemann , Andreas Augustin , Laurent Millou , Andreas Wolter , Reinhard Mahnkopf , Stephan Stoeckl , Thomas Wagner
IPC: H01L25/10 , H01L25/065 , H01L21/48 , H01L23/48 , H01L25/00 , H01L23/427 , G06F15/76
Abstract: A semiconductive device stack, includes a baseband processor die with an active surface and a backside surface, and a recess in the backside surface. A recess-seated device is disposed in the recess, and a through-silicon via in the baseband processor die couples the baseband processor die at the active surface to the recess-seated die at the recess. A processor die is disposed on the baseband processor die backside surface, and a memory die is disposed on the processor die. The several dice are coupled by through-silicon via groups.
-
公开(公告)号:US20190304922A1
公开(公告)日:2019-10-03
申请号:US15937542
申请日:2018-03-27
Applicant: Intel IP Corporation
Inventor: Saravana Maruthamuthu , Thomas Ort , Andreas Wolter , Andreas Augustin , Veronica Sciriha , Bernd Waidhas
IPC: H01L23/552 , H01L23/00 , H01L23/498 , H01L21/48 , H01L23/31 , H01L23/64
Abstract: A microelectronic device may include a substrate, a component, a first plate, a second plate, and a shield. The component may be disposed at least partially within the substrate. The first plate may be disposed on a first side of the component. The second plate may be disposed on a second side of the component. The shield may be disposed around at least a portion of a periphery of the component.
-
15.
公开(公告)号:US20180186627A1
公开(公告)日:2018-07-05
申请号:US15857461
申请日:2017-12-28
Applicant: Intel IP Corporation
Inventor: Gerald Ofner , Thorsten Meyer , Reinhard Mahnkopf , Christian Geissler , Andreas Augustin
CPC classification number: B81C1/00238 , B81B7/008 , B81B2201/0235 , B81B2201/0242 , B81B2201/025 , B81B2201/0257 , B81B2201/0264 , B81B2201/0271 , B81B2201/10 , B81B2207/012 , B81B2207/053 , B81B2207/07 , B81B2207/096 , B81C1/0023 , B81C2203/0792 , H01L2224/16225 , H01L2224/48091 , H01L2924/15311 , H01L2924/00014
Abstract: In embodiments, a package assembly may include an application-specific integrated circuit (ASIC) and a microelectromechanical system (MEMS) having an active side and an inactive side. In embodiments, the MEMS may be coupled directly to the ASIC by way of one or more interconnects. The MEMS, ASIC, and one or more interconnects may define or form a cavity such that the active portion of the MEMS is within the cavity. In some embodiments, the package assembly may include a plurality of MEMS coupled directly to the ASIC by way of a plurality of one or more interconnects. Other embodiments may be described and/or claimed.
-
公开(公告)号:US09663353B2
公开(公告)日:2017-05-30
申请号:US14403571
申请日:2013-06-28
Applicant: Intel IP Corporation
Inventor: Gerald Ofner , Thorsten Meyer , Reinhard Mahnkopf , Christian Geissler , Andreas Augustin
CPC classification number: B81C1/00238 , B81B7/008 , B81B2201/0235 , B81B2201/0242 , B81B2201/025 , B81B2201/0257 , B81B2201/0264 , B81B2201/0271 , B81B2201/10 , B81B2207/012 , B81B2207/053 , B81B2207/07 , B81B2207/096 , B81C1/0023 , B81C2203/0792 , H01L2224/16225 , H01L2224/48091 , H01L2924/15311 , H01L2924/00014
Abstract: In embodiments, a package assembly may include an application-specific integrated circuit (ASIC) and a microelectromechanical system (MEMS) having an active side and an inactive side. In embodiments, the MEMS may be coupled directly to the ASIC by way of one or more interconnects. The MEMS, ASIC, and one or more interconnects may define or form a cavity such that the active portion of the MEMS is within the cavity. In some embodiments, the package assembly may include a plurality of MEMS coupled directly to the ASIC by way of a plurality of one or more interconnects. Other embodiments may be described and/or claimed.
-
-
-
-
-