-
公开(公告)号:JPH113952A
公开(公告)日:1999-01-06
申请号:JP10075098
申请日:1998-04-13
Applicant: IBM
Inventor: EDWARDS DAVID LINN , CAMMARANO ARMANDO SALVATORE , COFFIN JEFFREY THOMAS , COURTNEY MARK GERARD , DROFITZ STEPHEN S JR , ELLSWORTH MICHAEL JOSEPH JR , GOLDMANN LEWIS SIGMUND , IRUVANTI SUSHUMNA , POMPEO FRANK L , SABLINSKI WILLIAM EDWARD , SHERIF RAED A , TOY HILTON T
Abstract: PROBLEM TO BE SOLVED: To enable a solder sealed band to apply to an inequality with a large expansion between a cover and a substrate by a method wherein the solder sealed band is formed, by laminating first and second solder interconnect layers and a high-melting point solder core holding the solder core between the first and the second solder interconnect layers. SOLUTION: A solder sealed band is formed into a structure, wherein a first solder interconnect layer 41 is provided on the surface on one side of the surfaces of a high-melting point solder core 43 and at the same time, a second solder interconnect layer 45 is provided on the other surface of the core 43 to make lower the melting point of the layer 41 than that of the layer 45, and, moreover, the melting points of the layers 41 and 45 are made lower than that of the core 43. As a result, the band can apply to an inequality with a large expansion between a cover 20 under use and a substrate 10, it becomes possible to maintain the reliability of a hermetic sealing of the band, and the reprocessable degree of the band and the thermal performance of a package can be modified.
-
公开(公告)号:DE69832324D1
公开(公告)日:2005-12-22
申请号:DE69832324
申请日:1998-04-14
Applicant: IBM
Inventor: EDWARDS DAVID LINN , CAMMARANO ARMANDO SALVATORE , COFFIN JEFFREY THOMAS , COURTNEY MARK GERARD , DROFITZ JR , ELLSWORTH JR , GOLDMANN LEWIS SIGMUND , IRUVANTI SUSHUMNA , POMPEO FRANK LOUIS , SABLINSKI WILLIAM EDWARD , SHERIF RAED A , TOY HILTON T
Abstract: A scheme of providing a seal band for semi-conductor substrates and chip carriers encompasses a structure and a method that uses a multi-layer metallic seal (23) to provide protection to chips on a chip carrier. This multi-layer metal seal provides both enhanced hermeticity lifetime and environmental protection. For the preferred embodiment the multi-layer metallic seal band is a three layer, solder sandwich structure which is used to create a low cost, high reliability. hermetic seal for the module. This solder sandwich has a high melting temperature thick solder inner core (43), and lower melting point thin interconnecting solder layers (41.45). where the thin interconnecting solder layers may have similar or different melting points.
-
公开(公告)号:DE2231598A1
公开(公告)日:1973-02-08
申请号:DE2231598
申请日:1972-06-28
Applicant: IBM
Inventor: GOLDMANN LEWIS SIGMUND , JEANNOTTE DEXTER ANTHONY , KRALL BOGDAN
IPC: G01N13/02
-
公开(公告)号:DE69832324T2
公开(公告)日:2006-07-27
申请号:DE69832324
申请日:1998-04-14
Applicant: IBM
Inventor: EDWARDS DAVID LINN , CAMMARANO ARMANDO SALVATORE , COFFIN JEFFREY THOMAS , COURTNEY MARK GERARD , DROFITZ STEPHEN S , ELLSWORTH MICHAEL JOSEPH , GOLDMANN LEWIS SIGMUND , IRUVANTI SUSHUMNA , POMPEO FRANK LOUIS , SABLINSKI WILLIAM EDWARD , SHERIF RAED A , TOY HILTON T
Abstract: A scheme of providing a seal band for semi-conductor substrates and chip carriers encompasses a structure and a method that uses a multi-layer metallic seal (23) to provide protection to chips on a chip carrier. This multi-layer metal seal provides both enhanced hermeticity lifetime and environmental protection. For the preferred embodiment the multi-layer metallic seal band is a three layer, solder sandwich structure which is used to create a low cost, high reliability. hermetic seal for the module. This solder sandwich has a high melting temperature thick solder inner core (43), and lower melting point thin interconnecting solder layers (41.45). where the thin interconnecting solder layers may have similar or different melting points.
-
公开(公告)号:MY120319A
公开(公告)日:2005-10-31
申请号:MYPI9801534
申请日:1998-04-06
Applicant: IBM
Inventor: EDWARDS DAVID LINN , SHERIF RAED A , TOY HILTON T , DROFITZ STEPHEN S JR , CAMMARANO ARMANDO SALVATORE , COFFIN JEFFREY THOMAS , COURTNEY MARK GERARD , ELLSWORTH MICHAEL JOSEPH JR , GOLDMANN LEWIS SIGMUND , IRUVANTI SUSHUMNA , POMPEO FRANK LOUIS , SABLINSKI WILLIAM EDWARD
Abstract: THE PRESENT INVENTION RELATES GENERALLY TO A NEW SCHEME OF PROVIDING A SEAL BAND FOR SEMICONDUCTOR SUBSTRATES AND CHIP CARRIERS. MORE PARTICULARLY, THE INVENTION ENCOMPASSES A STRUCTURE AND A METHOD THAT USES A MULTI-LAYER METALLIC SEAL (23) TO PROVIDE PROTECTION TO CHIPS ON A CHIP CARRIER. THIS MULTI-LAYER METAL SEAL PROVIDES BOTH ENHANCED HERMETICITY LIFETIME AND ENVIRONMENTAL PROTECTION. FOR THE PREFERRED EMBODIMENT THE MULTI-LAYER METALLIC SEAL BAND IS A THREE LAYER, SOLDER SANDWICH STRUCTURE WHICH IS USED TO CREATE A LOW COST, HIGH RELIABILITY, HERMETIC SEAL FOR THE MODULE. THIS SOLDER SANDWICH HAS A HIGH MELTING TEMPERATURE THICK SOLDER INNER CORE (43), AND LOWER MELTING POINT THIN INTERCONNECTING SOLDER LAYERS (41, 45), WHERE THE THIN INTERCONNECTING SOLDER LAYERS MAY HAVE SIMILAR OR DIFFERENT MELTING POINTS. (FIGURE 3)
-
公开(公告)号:SG63843A1
公开(公告)日:1999-03-30
申请号:SG1998000886
申请日:1998-04-28
Applicant: IBM
Inventor: EDWARDS DAVID LINN , CAMMARANO ARMANDO SALVATORE , COFFIN JEFFERY THOMAS , COURTNEY MARK GERARD , DROFITZ STEPHEN S JR , ELLSWORTH MICHAEL JOSEPH JR , GOLDMANN LEWIS SIGMUND , IRUVANTI SUSHUMNA , SABLINSKI WILLIAM EDWARD , SHERIE RAED A , TOY HILTON T , POMPEO FRANK LOUIS
Abstract: A scheme of providing a seal band for semi-conductor substrates and chip carriers encompasses a structure and a method that uses a multi-layer metallic seal (23) to provide protection to chips on a chip carrier. This multi-layer metal seal provides both enhanced hermeticity lifetime and environmental protection. For the preferred embodiment the multi-layer metallic seal band is a three layer, solder sandwich structure which is used to create a low cost, high reliability. hermetic seal for the module. This solder sandwich has a high melting temperature thick solder inner core (43), and lower melting point thin interconnecting solder layers (41.45). where the thin interconnecting solder layers may have similar or different melting points.
-
-
-
-
-